{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2024,9,5]],"date-time":"2024-09-05T00:10:44Z","timestamp":1725495044548},"publisher-location":"Berlin, Heidelberg","reference-count":14,"publisher":"Springer Berlin Heidelberg","isbn-type":[{"type":"print","value":"9783540423287"},{"type":"electronic","value":"9783540445708"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":[],"published-print":{"date-parts":[[2001]]},"DOI":"10.1007\/3-540-44570-6_4","type":"book-chapter","created":{"date-parts":[[2007,11,13]],"date-time":"2007-11-13T19:10:02Z","timestamp":1194981002000},"page":"56-70","source":"Crossref","is-referenced-by-count":1,"title":["Memory System Support for Dynamic Cache Line Assembly"],"prefix":"10.1007","author":[{"given":"Lixin","family":"Zhang","sequence":"first","affiliation":[]},{"given":"Venkata K.","family":"Pingali","sequence":"additional","affiliation":[]},{"given":"Bharat","family":"Chandramouli","sequence":"additional","affiliation":[]},{"given":"John B.","family":"Carter","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2001,9,5]]},"reference":[{"doi-asserted-by":"crossref","unstructured":"S. Carr, K. McKinley, and C.-W. Tseng. Compiler optimizations for improving data locality. In Proceedings of the 6th Symposium on Architectural Support for Programming Languages and Operating Systems, pages 252\u2013262, Oct. 1994.","key":"4_CR1","DOI":"10.1145\/195473.195557"},{"doi-asserted-by":"crossref","unstructured":"J. Carter, W. Hsieh, L. Stoller, M. Swanson, L. Zhang, E. Brunvand, A. Davis, C.-C. Kuo, R. Kuramkote, M. Parker, L. Schaelicke, and T. Tateyama. Impulse: Building a smarter memory controller. In Proceedings of the Fifth Annual Symposium on High Performance Computer Architecture, pages 70\u201379, Jan. 1999.","key":"4_CR2","DOI":"10.1109\/HPCA.1999.744334"},{"doi-asserted-by":"crossref","unstructured":"M. Cierniak and W. Li. Unifying data and control transformations for distributed shared memory machines. Technical Report TR-542, University of Rochester, November 1994.","key":"4_CR3","DOI":"10.1145\/207110.207145"},{"unstructured":"Compaq Computer Corporation. Alpha 21264 Microprocessor Hardware Reference Manual, July 1999.","key":"4_CR4"},{"doi-asserted-by":"crossref","unstructured":"C. Ding and K. Kennedy. Improving cache performance in dynamic applications through data and computation reorganization at run time. In Proceedings of the 1999 ACM SIGPLAN Conference on Programming Language Design and Implementation, pages 229\u2013241, May 1999.","key":"4_CR5","DOI":"10.1145\/301618.301670"},{"doi-asserted-by":"crossref","unstructured":"M. Frigo and S. Johnson. FFTW: An adaptive software architecture for the FFT. In Proceedings of ICASSP Conference, 1998.","key":"4_CR6","DOI":"10.1109\/ICASSP.1998.681704"},{"unstructured":"J.W. Manke and J. Wu. Data-Intensive System Benchmark Suite Analysis and Specification. Atlantic Aerospace Electronics Corp., June 1999.","key":"4_CR7"},{"unstructured":"MIPS Technologies Inc. MIPS R10000 Microprocessor User\u2019s Manual, Version 2.0, Dec. 1996.","key":"4_CR8"},{"doi-asserted-by":"crossref","unstructured":"V. Pai, P. Ranganathan, and S. Adve. RSIM reference manual, version 1.0. IEEE Technical Committee on Computer Architecture Newsletter, Fall 1997.","key":"4_CR9","DOI":"10.1145\/271014.271015"},{"doi-asserted-by":"crossref","unstructured":"S. Scott. Synchronization and communication in the T3E multiprocessor. In Proceedings of the 7th Symposium on Architectural Support for Programming Languages and Operating Systems, Oct. 1996.","key":"4_CR10","DOI":"10.1145\/237090.237144"},{"doi-asserted-by":"crossref","unstructured":"M. Swanson, L. Stoller, and J. Carter. Increasing TLB reach using superpages backed by shadow memory. In Proceedings of the 25th Annual International Symposium on Computer Architecture, pages 204\u2013213, June 1998.","key":"4_CR11","DOI":"10.1109\/ISCA.1998.694775"},{"unstructured":"Y. Yamada. Data Relocation and Prefetching in Programs with Large Data Sets. PhD thesis, University of Illinois at Urbana-Champaign, Urbana, IL, 1995.","key":"4_CR12"},{"doi-asserted-by":"crossref","unstructured":"L. Zhang. URSIM reference manual. Technical Report UUCS-00-015, University of Utah, August 2000.","key":"4_CR13","DOI":"10.21236\/ADA439304"},{"unstructured":"L. Zhang, J. Carter, W. Hsieh, and S. McKee. Memory system support for image processing. In Proceedings of the 1999 International Conference on Parallel Architectures and Compilation Techniques, pages 98\u2013107, Oct. 1999.","key":"4_CR14"}],"container-title":["Lecture Notes in Computer Science","Intelligent Memory Systems"],"original-title":[],"link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/3-540-44570-6_4","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2023,5,14]],"date-time":"2023-05-14T18:04:07Z","timestamp":1684087447000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/3-540-44570-6_4"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2001]]},"ISBN":["9783540423287","9783540445708"],"references-count":14,"URL":"https:\/\/doi.org\/10.1007\/3-540-44570-6_4","relation":{},"ISSN":["0302-9743"],"issn-type":[{"type":"print","value":"0302-9743"}],"subject":[],"published":{"date-parts":[[2001]]}}}