{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,10,27]],"date-time":"2025-10-27T15:55:44Z","timestamp":1761580544791},"publisher-location":"Berlin, Heidelberg","reference-count":18,"publisher":"Springer Berlin Heidelberg","isbn-type":[{"type":"print","value":"9783540678991"},{"type":"electronic","value":"9783540446149"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":[],"published-print":{"date-parts":[[2000]]},"DOI":"10.1007\/3-540-44614-1_65","type":"book-chapter","created":{"date-parts":[[2007,10,20]],"date-time":"2007-10-20T17:25:22Z","timestamp":1192901122000},"page":"605-614","source":"Crossref","is-referenced-by-count":47,"title":["Stream Computations Organized for Reconfigurable Execution (SCORE)"],"prefix":"10.1007","author":[{"given":"Eylon","family":"Caspi","sequence":"first","affiliation":[]},{"given":"Michael","family":"Chu","sequence":"additional","affiliation":[]},{"given":"Randy","family":"Huang","sequence":"additional","affiliation":[]},{"given":"Joseph","family":"Yeh","sequence":"additional","affiliation":[]},{"given":"John","family":"Wawrzynek","sequence":"additional","affiliation":[]},{"given":"Andr\u00e9","family":"DeHon","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2002,4,12]]},"reference":[{"key":"65_CR1","unstructured":"Altera Corporation, 2610 Orchard Parkway, San Jose, CA 95134-2020. APEX Device Family, March 1999. http:\/\/www.altera.com\/html\/products\/apex.html ."},{"key":"65_CR2","unstructured":"Gordon Brebner. TheSwappable Logic Unit:a Paradigm forVirtual Hardware. In Proceedings of the 5th IEEE Symposium on FPGAs for Custom Computing Machines (FCCM\u201997), pages 77\u201386, April 1997."},{"key":"65_CR3","series-title":"ERL Technical Report 93\/69","volume-title":"PhD thesis","author":"J. T. Buck","year":"1993","unstructured":"Joseph T. Buck. Scheduling Dynamic Dataflow Graphs with Bounded Memory using the Token Flow Model. PhD thesis, University of California, Berkeley, 1993. ERL Technical Report 93\/69."},{"key":"65_CR4","doi-asserted-by":"crossref","unstructured":"David E. Culler, Seth C. Goldstein, Klaus E. Schauser, and Thorsten von Eicken. TAM \u2014 A Compiler Controlled Threaded Abstract Machine. Journal of Parallel and Distributed Computing, June 1993.","DOI":"10.1006\/jpdc.1993.1070"},{"key":"65_CR5","doi-asserted-by":"crossref","unstructured":"Jack B. Dennis. Data Flow Supercomputers. Computer, 13:48\u201356, November 1980.","DOI":"10.1109\/MC.1980.1653418"},{"key":"65_CR6","doi-asserted-by":"crossref","unstructured":"Seth C. Goldstein, Herman Schmit, Matthew Moe, Mihai Budiu, Srihari Cadambi, R. Reed Taylor, and Ronald Laufer. PipeRench: a Coprocessor for Streaming Multimedia Acceleration. In Proceedings of the 26th International Symposium on Computer Architecture (ISCA\u201999), pages 28\u201339, May 1999.","DOI":"10.1145\/307338.300982"},{"key":"65_CR7","doi-asserted-by":"crossref","unstructured":"Scott Hauck, Thomas Fry, Matthew Hosler, and Jeffery Kao. The Chimaera Reconfigurable Functional Unit. In Proceedings of the IEEE Symposium on FPGAs for Custom Computing Machines, pages 87\u201396, April 1997.","DOI":"10.1109\/FPGA.1997.624608"},{"key":"65_CR8","doi-asserted-by":"crossref","unstructured":"John R. Hauser and John Wawrzynek. Garp: A MIPS Processor with a Reconfigurable Coprocessor. In Proceedings of the IEEE Symposium on Field-Programmable Gate Arrays for Custom Computing Machines, pages 12\u201321. IEEE, April 1997.","DOI":"10.1109\/FPGA.1997.624600"},{"key":"65_CR9","unstructured":"C. A. R. Hoare. Communicating Sequential Processes. International Series in Computer Science. Prentice-Hall, 1985."},{"key":"65_CR10","doi-asserted-by":"crossref","unstructured":"Jeffery A. Jacob and Paul Chow. Memory Interfacing and Instruction Specification for Reconfigurable Processors. In Proceedings of the 1999 International Symposium on Field Programmable Gate Arrays (FPGA\u201999), pages 145\u2013154, February 1999.","DOI":"10.1145\/296399.296446"},{"key":"65_CR11","unstructured":"Edward A. Lee. Advanced Topics in Dataflow Computing, chapter Static Scheduling of Data-Flow Programs for DSP. Prentice Hall, 1991."},{"key":"65_CR12","doi-asserted-by":"crossref","unstructured":"X. P. Ling and H. Amano. WASMII: a Data Driven Computer on a Virtual Hardware. In Proceedings of the IEEEWorkshop on FPGAs for Custom Computing Machines (FCCM\u201993), pages 33\u201342, April 1993.","DOI":"10.1109\/FPGA.1993.279481"},{"key":"65_CR13","unstructured":"Stylianos Perissakis, Yangsung Joo, Jinhong Ahn, Andr\u00e9 DeHon, and John Wawrzynek. Embedded DRAM for a Reconfigurable Array. In Proceedings of the 1999 Symposium on VLSI Circuits, June 1999."},{"key":"65_CR14","doi-asserted-by":"crossref","unstructured":"Rahul Razdan and Michael D. Smith. A High-Performance Microarchitecture with Hardware-Programmable Functional Units. In Proceedings of the 27th Annual International Symposium on Microarchitecture, pages 172\u2013180. IEEE Computer Society, November 1994.","DOI":"10.1145\/192724.192749"},{"key":"65_CR15","unstructured":"William Tsu, Kip Macy, Atul Joshi, Randy Huang, Norman Walker, Tony Tung, Omid Rowhani, Varghese George, John Wawrzynek, and Andr\u00e9 DeHon. HSRA: High-Speed, Hierarchical Synchronous Reconfigurable Array. In Proceedings of the International Symposium on Field Programmable Gate Arrays, pages 125\u2013134, February 1999."},{"key":"65_CR16","doi-asserted-by":"crossref","first-page":"565","DOI":"10.1109\/76.475899","volume":"5","author":"John Villasenor","year":"1995","unstructured":"John Villasenor, Chris Jones, and Brian Schoner. Video Communications using Rapidly Reconfigurable Hardware. IEEE Transactions on Circuits and Systems for Video Technology, 5:565\u2013567, December 1995.","journal-title":"IEEE Transactions on Circuits and Systems for Video Technology"},{"issue":"4","key":"65_CR17","doi-asserted-by":"publisher","first-page":"30","DOI":"10.1145\/103085.103089","volume":"34","author":"G. K. Wallace","year":"1991","unstructured":"Gregory K. Wallace. The JPEG Still Picture Compression Standard. Communications of the ACM, 34(4):30\u201344, April 1991.","journal-title":"Communications of the ACM"},{"key":"65_CR18","unstructured":"Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124. Virtex Series FPGAs, 1999. http:\/\/www.xilinx.com\/products\/virtex.htm ."}],"container-title":["Lecture Notes in Computer Science","Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing"],"original-title":[],"link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/3-540-44614-1_65","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2023,5,14]],"date-time":"2023-05-14T13:05:54Z","timestamp":1684069554000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/3-540-44614-1_65"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2000]]},"ISBN":["9783540678991","9783540446149"],"references-count":18,"URL":"https:\/\/doi.org\/10.1007\/3-540-44614-1_65","relation":{},"ISSN":["0302-9743"],"issn-type":[{"type":"print","value":"0302-9743"}],"subject":[],"published":{"date-parts":[[2000]]}}}