{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,3,19]],"date-time":"2025-03-19T16:26:00Z","timestamp":1742401560685,"version":"3.33.0"},"publisher-location":"Berlin, Heidelberg","reference-count":32,"publisher":"Springer Berlin Heidelberg","isbn-type":[{"type":"print","value":"9783540426738"},{"type":"electronic","value":"9783540454496"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":[],"published-print":{"date-parts":[[2001]]},"DOI":"10.1007\/3-540-45449-7_18","type":"book-chapter","created":{"date-parts":[[2007,9,21]],"date-time":"2007-09-21T15:54:26Z","timestamp":1190390066000},"page":"257-273","source":"Crossref","is-referenced-by-count":3,"title":["Compiler Optimizations for Adaptive EPIC Processors"],"prefix":"10.1007","author":[{"given":"Krishna V.","family":"Palem","sequence":"first","affiliation":[]},{"given":"Surendranath","family":"Talla","sequence":"additional","affiliation":[]},{"given":"Weng-Fai","family":"Wong","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2001,9,27]]},"reference":[{"key":"18_CR1","unstructured":"Anant Agarwal, Saman Amarasinghe, Rajeev Barua, Matthew Frank, Walter Lee, Vivek Sarkar, Devabhaktuni Srikrishna,, and Michael Taylor. The RAW compiler project. In Proceedings of the Second SUIF Compiler Workshop, pages 21\u201323, Stanford, CA, August 1997."},{"issue":"3","key":"18_CR2","doi-asserted-by":"crossref","first-page":"11","DOI":"10.1109\/2.204677","volume":"26","author":"P. M. Athanas","year":"1993","unstructured":"P. M. Athanas and H. F. Silverman. Processor reconfiguration through instructionset metamorphosis. IEEE Computer, 26(3):11\u201318, March 1993.","journal-title":"IEEE Computer"},{"key":"18_CR3","unstructured":"P. Bertin, D. Roncin, and J. Vuillemin. Introduction to programmable active memories. In J. McCanny, J. McWhirther, and E. Swartslander Jr., editors, Systolic Array Processors, pages 300\u2013309. Prentice Hall, 1989."},{"key":"18_CR4","doi-asserted-by":"crossref","unstructured":"P. Bertin, D. Roncin, and J. Vuillemin. Programmable active memories: a performance assessment. In G. Borriello and C. Ebeling, editors, Research on Integrated Systems: Proceedings of the 1993Symposium, pages 88\u2013102, 1993.","DOI":"10.1007\/3-540-56731-3_12"},{"key":"18_CR5","doi-asserted-by":"crossref","unstructured":"Srihari Cadambi, Jeffrey Weener, Seth Copen Goldstein, Herman Schmit, and Donald E. Thomas. Managing pipeline-reconfigurable fpgas. In Proceedings ACM\/SIGDA Sixth International Symposium on Field Programmable Gate Arrays, February 1998.","DOI":"10.1145\/275107.275120"},{"key":"18_CR6","first-page":"192","volume":"26","author":"C. D","year":"1991","unstructured":"D. Callahan and B. Koblenz. Register allocation via hierarchical graph coloring. In Proceedings of the ACM SIGPLAN\u2019 91 Conference on Programming Language Design and Implementation, volume 26, pages 192\u2013203, Toronto, Ontario, Canada, June 1991.","journal-title":"Proceedings of the ACM SIGPLAN\u2019 91 Conference on Programming Language Design and Implementation"},{"key":"18_CR7","doi-asserted-by":"crossref","unstructured":"G. Chaitin, M. Auslander, A. Chandra, J. Cocke, M. Hopkins, and P. Markstein. Register allocating via coloring, 1981.","DOI":"10.1016\/0096-0551(81)90048-5"},{"issue":"6","key":"18_CR8","doi-asserted-by":"publisher","first-page":"98","DOI":"10.1145\/800230.806984","volume":"17","author":"G. J. Chaitin","year":"1982","unstructured":"Gregory J. Chaitin. Register allocation and spilling via graph coloring. SIGPLAN Notices (Proceedings of the SIGPLAN\u2019 82 Symposium on Compiler Construction, Boston, Mass.), 17(6):98\u2013105, 1982.","journal-title":"SIGPLAN Notices (Proceedings of the SIGPLAN\u2019 82 Symposium on Compiler Construction, Boston, Mass.)"},{"key":"18_CR9","unstructured":"F. Chow, K. Knobe, A. Meltzer, R. Morgan, and K. Zadeck. Register allocation."},{"key":"18_CR10","doi-asserted-by":"crossref","unstructured":"Fred C. Chow and John L. Hennessy. Register allocation by priority-based coloring. In Proceedings of the ACM SIGPLAN 84 Symposium on Compiler Construction, pages 222\u2013232, New York, NY, 1984. ACM.","DOI":"10.1145\/502949.502896"},{"key":"18_CR11","doi-asserted-by":"crossref","unstructured":"G. Estrin. Organization of computer systems-the fixed plus variable structure computer. In Proceedings of the Western Joint Computer Conference, pages 33\u201340, 1960.","DOI":"10.1145\/1460361.1460365"},{"issue":"1","key":"18_CR12","doi-asserted-by":"crossref","first-page":"81","DOI":"10.1109\/2.67197","volume":"24","author":"G. M","year":"1991","unstructured":"M. Gokhale, W. Holmes, A. Kopser, S. Lucas, R. Minnich, D. Sweely, and D. Lopresti. Building and using a highly parallel programmable logic array. IEEE Computer, 24(1):81\u201389, January 1991.","journal-title":"IEEE Computer"},{"key":"18_CR13","doi-asserted-by":"crossref","unstructured":"C. Ebeling D. C. Green and P. Franklin. RaPiD-reconfigurable pipelined datapath. In R. W. Hartenstein and M. Glesner, editors, Field-Programmable Logic: Smart Applications, New Paradigms, and Compilers. 6th International Workshop on Field-Programmable Logic and Applications, pages 126\u2013135, Darmstadt, Germany, September 1996. Springer-Verlag.","DOI":"10.1007\/3-540-61730-2_13"},{"key":"18_CR14","doi-asserted-by":"crossref","unstructured":"S. Hauck, T. W. Fry, M. M. Hosler, and J. P. Kao. The chimaera reconfigurable functional unit. In IEEE Symposium on FPGAs for Custom Computing Machines, pages 87\u201396, 1997.","DOI":"10.1109\/FPGA.1997.624608"},{"key":"18_CR15","doi-asserted-by":"crossref","unstructured":"S. Hauck, M. M. Hosler, and T. W. Fry. High-performance carry chains for fpgas. In ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, pages 223\u2013233, 1998.","DOI":"10.1145\/275107.275142"},{"key":"18_CR16","doi-asserted-by":"crossref","unstructured":"John R. Hauser and John Wawrzynek. GARP: A MIPS processor with a reconfigurable coprocessor. In J. Arnold and K. L. Pocek, editors, Proceedings of IEEE Workshop on FPGAs for Custom Computing Machines, pages 12\u201321, Napa, CA, April 1997.","DOI":"10.1109\/FPGA.1997.624600"},{"key":"18_CR17","doi-asserted-by":"publisher","first-page":"193","DOI":"10.2307\/2369235","volume":"2","author":"Kempe. A","year":"1879","unstructured":"A. Kempe. The geographical problem of the four colors. Amer. J. Math. 2, 193\u2013200., 1879.","journal-title":"Amer. J. Math."},{"key":"18_CR18","unstructured":"H. Kim and A. Leung. Frequency based live range splitting. Technical report, ReaCT-ILP Laboratory, New York University, 1999."},{"key":"18_CR19","unstructured":"Walter Lee, Rajeev Barua, Devabhaktuni Srikrishna, Jonathan Babb, Vivek Sarkar, Saman Amarasinghe, and Anant Agarwal. Space-time scheduling of instruction-level parallelism on a RAW machine. MIT\/LCS Technical Memo TM-572, December 1997."},{"key":"18_CR20","unstructured":"S. Muchnick. Advanced compiler design and implementation, 1997."},{"key":"18_CR21","doi-asserted-by":"crossref","unstructured":"R. Razdan and M. D. Smith. A high-performance microarchitecture with hardwareprogrammable functional units. In Proceedings of the 27th Annual International Symposium on Microarchitecture, pages 172\u201380. IEEE\/ACM, November 1994.","DOI":"10.1145\/192724.192749"},{"key":"18_CR22","unstructured":"Rahul Razdan. PRISC: Programmable Reduced Instruction Set Computers. PhD thesis, Harvard University, May 1994."},{"issue":"11","key":"18_CR23","doi-asserted-by":"publisher","first-page":"1015","DOI":"10.1109\/TC.1978.1674991","volume":"27","author":"M. R. Schaffner","year":"1978","unstructured":"Mario R. Schaffner. Processing by data and program blocks. IEEE Transactions on Computers, 27(11):1015\u20131028, November 1978.","journal-title":"IEEE Transactions on Computers"},{"key":"18_CR24","unstructured":"M. Schlansker and B. Rau. EPIC: An architecture for instruction-level parallel processors. Technical report HPL-1999-111, Hewlett-Packard Laboratories, Technical Publications Department, 1501 Page Mill Road, Palo Alto, CA 94304., 2000."},{"key":"18_CR25","unstructured":"S. Talla. Adaptive Explicitly Parallel Instruction Computing. PhD thesis, New York University, 2000."},{"key":"18_CR26","doi-asserted-by":"crossref","unstructured":"Stephen M. Trimberger. Field-Programmable Gate Array Technology. Kluwer Academic Publishers, 1994.","DOI":"10.1007\/978-1-4615-2742-8"},{"key":"18_CR27","unstructured":"Triscend Corp., Mountain View, U.S.A. Triscend A7 Configurable System-on-a-Chip Family Data Sheet, 2001."},{"key":"18_CR28","doi-asserted-by":"crossref","unstructured":"John Villasenor and William H. Mangione-Smith. Configurable computing. Scientific American, pages 66\u201371, June 1997.","DOI":"10.1038\/scientificamerican0697-66"},{"issue":"1","key":"18_CR29","doi-asserted-by":"publisher","first-page":"56","DOI":"10.1109\/92.486081","volume":"4","author":"V. J","year":"1996","unstructured":"J. Vuillemin, P. Bertin, D. Roncin, M. Shand, H. Touati, and P. Boucard. Programmable active memories: Reconfigurable systems come of age. IEEE Transactions on VLSI Systems, 4(1):56\u201369, 1996.","journal-title":"IEEE Transactions on VLSI Systems"},{"key":"18_CR30","doi-asserted-by":"crossref","unstructured":"E. Waingold, M. Taylor, D. Srikrishna, V. Sarkar, W. Lee, V. Lee, J. Kim, M. Frank, P. Finch, R. Barua, J. Babb, S. Amarasinghe, and A. Agarwal. Baring it all to software: RAW machines. IEEE Computer, pages 86\u201393, September 1997.","DOI":"10.1109\/2.612254"},{"key":"18_CR31","doi-asserted-by":"crossref","unstructured":"M. J. Wirthlin and B. L. Hutchings. DISC: The dynamic instruction set computer. In J. Schewel, editor, Proceedings of the International Society of Optical Engineering (SPIE). Field Programmable Gate Arrays (FPGAs) for Fast Board Development and Reconfigurable Computing., volume 2607, pages 92\u2013103, Philadephia, PA, 1995.","DOI":"10.1117\/12.221328"},{"key":"18_CR32","unstructured":"Xilinx, San Jose, CA. The Programmable Logic Data Book, 1994."}],"container-title":["Lecture Notes in Computer Science","Embedded Software"],"original-title":[],"link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/3-540-45449-7_18","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2025,1,21]],"date-time":"2025-01-21T04:17:14Z","timestamp":1737433034000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/3-540-45449-7_18"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2001]]},"ISBN":["9783540426738","9783540454496"],"references-count":32,"URL":"https:\/\/doi.org\/10.1007\/3-540-45449-7_18","relation":{},"ISSN":["0302-9743"],"issn-type":[{"type":"print","value":"0302-9743"}],"subject":[],"published":{"date-parts":[[2001]]}}}