{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,1,21]],"date-time":"2025-01-21T05:29:40Z","timestamp":1737437380175,"version":"3.33.0"},"reference-count":19,"publisher":"Springer Science and Business Media LLC","issue":"3","license":[{"start":{"date-parts":[[1997,6,1]],"date-time":"1997-06-01T00:00:00Z","timestamp":865123200000},"content-version":"tdm","delay-in-days":0,"URL":"http:\/\/www.springer.com\/tdm"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["Int J Parallel Prog"],"published-print":{"date-parts":[[1997,6]]},"DOI":"10.1007\/bf02700036","type":"journal-article","created":{"date-parts":[[2007,9,18]],"date-time":"2007-09-18T05:18:28Z","timestamp":1190092708000},"page":"213-242","source":"Crossref","is-referenced-by-count":7,"title":["Managing data caches using selective cache line replacement"],"prefix":"10.1007","volume":"25","author":[{"given":"Gary","family":"Tyson","sequence":"first","affiliation":[]},{"given":"Matthew","family":"Farrens","sequence":"additional","affiliation":[]},{"given":"John","family":"Matthews","sequence":"additional","affiliation":[]},{"given":"Andrew R.","family":"Pleszkun","sequence":"additional","affiliation":[]}],"member":"297","reference":[{"key":"BF02700036_CR1","volume-title":"Computer Architecture: A Quantitative Approach","author":"J. Hennessy","year":"1990","unstructured":"J. Hennessy and D. Patterson,Computer Architecture: A Quantitative Approach, Morgan Kaufman, San Mateo, California (1990)."},{"issue":"2","key":"BF02700036_CR2","doi-asserted-by":"crossref","first-page":"98","DOI":"10.1109\/4.68123","volume":"26","author":"J. M. Mulder","year":"1991","unstructured":"J. M. Mulder, N. T. Quach, and M. J. Flynn, An Area Model for On-Chip Memories and Its Application,IEEE J. Solid-State Circuits,26(2):98\u2013105 (February 1991).","journal-title":"IEEE J. Solid-State Circuits"},{"issue":"8","key":"BF02700036_CR3","doi-asserted-by":"crossref","first-page":"1147","DOI":"10.1109\/4.148323","volume":"27","author":"T. Wada","year":"1992","unstructured":"T. Wada, S. Rajan, and S. A. Przybylski, An Analytical Access Time Model for On-Chip Cache Memories,IEEE J. Solid-State Circuits,27(8):1147\u20131156 (August 1992).","journal-title":"IEEE J. Solid-State Circuits"},{"key":"BF02700036_CR4","doi-asserted-by":"crossref","unstructured":"D. Callahan and A. Porterfield, Data Cache Performance and Supercomputer Applications,Proc. Supercomputing, pp. 564\u2013572 (1990).","DOI":"10.1109\/SUPERC.1990.130070"},{"key":"BF02700036_CR5","doi-asserted-by":"crossref","unstructured":"A. C. Klaiber and H. M. Levy, An Architecture for Software-Controlled Data Prefetching,Proc. 18th Ann. Int\u2019l. Symp. Computer Archit., Toronto, Canada, pp. 43\u201353 (May 1991).","DOI":"10.1145\/115952.115958"},{"issue":"5","key":"BF02700036_CR6","doi-asserted-by":"crossref","first-page":"609","DOI":"10.1109\/12.381947","volume":"44","author":"T. Chen","year":"1995","unstructured":"T. Chen and J. Baer, Effective Hardware Based Data Prefetching for High-Performance Processors,IEEE Trans. Computers 44(5):609\u2013623 (May 1995).","journal-title":"IEEE Trans. Computers"},{"key":"BF02700036_CR7","unstructured":"P. G. Emma, J. W. Knight, J. H. Pomerene, T. R. Puzak, and R. N. Rechtschaffen, Cache Miss Facility with Stored Sequences for Data Fetching, U.S. Patent 5, 233, 702 (I: August 3, 1993)."},{"issue":"2","key":"BF02700036_CR8","first-page":"364","volume":"18","author":"N. Jouppi","year":"1990","unstructured":"N. Jouppi, Improving Direct-Mapped Cache Performance by the Addition of a Small Fully-Associative Cache and Prefetch Buffers,Proc. 17th Ann. Int\u2019l. Symp. Archit. 18(2):364\u2013373 (May 1990).","journal-title":"Proc. 17th Ann. Int\u2019l. Symp. Archit."},{"key":"BF02700036_CR9","doi-asserted-by":"crossref","unstructured":"S. G. Abraham, R. A. Sugumar, D. Windheiser, B. R. Rau, and R. Gupta, Predictability of Load\/Store Instruction Latencies,Proc. 26th Ann. Int\u2019l. Symp. Microarchitecture, Austin, Texas, pp. 139\u2013152 (December 1993).","DOI":"10.1109\/MICRO.1993.282750"},{"key":"BF02700036_CR10","doi-asserted-by":"crossref","unstructured":"A. Srivastava and A. Eustace, ATOM: A System for Building Customized Program Analysis Tools,Proc. ACM SIGPLAN Notices Conf. Progr. Lang. Implementations, pp. 196\u2013205 (June 1994).","DOI":"10.1145\/178243.178260"},{"key":"BF02700036_CR11","unstructured":"J. E. Smith, A Study of Branch Prediction Strategies,Proc. Eighth Ann. Int\u2019l. Symp. Computer Archit., Minneapolis, Minnesota, pp. 135\u2013148 (May 1981)."},{"key":"BF02700036_CR12","doi-asserted-by":"crossref","unstructured":"B. Calder and D. Grunwald, Fast and Accurate Instruction Fetch and Branch Prediction,ISCA21, Chicago, Illinois, pp. 2\u201311 (April 18\u201321, 1994).","DOI":"10.1145\/192007.192011"},{"key":"BF02700036_CR13","doi-asserted-by":"crossref","unstructured":"T. Yeh and Y. Patt, A Comparison of Dynamic Branch Predictors that use Two Levels of Branch History,Proc. 20th Ann. Int\u2019l. Symp. Computer Archit., San Diego, California, pp. 257\u2013266 (May 1993).","DOI":"10.1145\/165123.165161"},{"key":"BF02700036_CR14","doi-asserted-by":"crossref","unstructured":"J. A. Fisher and S. M. Freudenberger, Predicting Conditional Branch Directions from Previous Runs of a Program,Proc. Fifth Int\u2019l. Conf. Archit. Support for Progr. Lang. and Oper. Syst., Boston, Massachusetts, pp. 85\u201395 (October, 1992).","DOI":"10.1145\/143365.143493"},{"key":"BF02700036_CR15","doi-asserted-by":"crossref","unstructured":"T. Yeh and Y. Patt, Alternative Implementations of Two-Level Adaptive Training Branch Prediction,Proc. 19th Ann. Int\u2019l. Symp. Computer Archit., Queensland, Australia, pp. 124\u2013134 (May, 1992).","DOI":"10.1145\/146628.139709"},{"key":"BF02700036_CR16","doi-asserted-by":"crossref","unstructured":"S. Pan, K. So and J. T. Rahmeh, Improving the Accuracy of Dynamic Branch Prediction Using Branch Correlation,Proc. Fifth Int\u2019l. Conf. Archit. Support for Progr. Lang. and Oper. Syst., Boston, Massachusetts, pp. 76\u201384 (October, 1992).","DOI":"10.1145\/143365.143490"},{"key":"BF02700036_CR17","doi-asserted-by":"crossref","unstructured":"T. Yeh and Y. Patt, Two-Level Adaptive Training Branch Prediction,Proc. 24th Ann. Int\u2019l. Symp. Microarchitecture, Albuquerque, New Mexico, pp. 51\u201361 (November, 1991).","DOI":"10.1145\/123465.123475"},{"key":"BF02700036_CR18","doi-asserted-by":"crossref","unstructured":"P. Chang, E. Hao, T. Yeh, and Y. Patt, Branch Classification: A New Mechanism for Improving Branch Predictor Performance,Proc. 27th Ann. Int\u2019l. Symp. Microarchitecture, San Jose, California, pp. 22\u201331 (November 30\u2013December 2, 1994).","DOI":"10.1145\/192724.192727"},{"issue":"2","key":"BF02700036_CR19","doi-asserted-by":"crossref","first-page":"282","DOI":"10.1147\/sj.52.0078","volume":"5","author":"L. A. Belady","year":"1966","unstructured":"L. A. Belady, A Study of Replacement Algorithms for a Virtual-Storage Computer,IBM Syst. J. 5(2):282\u2013288 (1966).","journal-title":"IBM Syst. J."}],"container-title":["International Journal of Parallel Programming"],"original-title":[],"language":"en","link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/BF02700036.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/article\/10.1007\/BF02700036\/fulltext.html","content-type":"text\/html","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/BF02700036","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2025,1,21]],"date-time":"2025-01-21T01:22:56Z","timestamp":1737422576000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/BF02700036"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[1997,6]]},"references-count":19,"journal-issue":{"issue":"3","published-print":{"date-parts":[[1997,6]]}},"alternative-id":["BF02700036"],"URL":"https:\/\/doi.org\/10.1007\/bf02700036","relation":{},"ISSN":["0885-7458","1573-7640"],"issn-type":[{"type":"print","value":"0885-7458"},{"type":"electronic","value":"1573-7640"}],"subject":[],"published":{"date-parts":[[1997,6]]}}}