{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2026,3,6]],"date-time":"2026-03-06T19:11:50Z","timestamp":1772824310238,"version":"3.50.1"},"reference-count":33,"publisher":"Springer Science and Business Media LLC","issue":"2","license":[{"start":{"date-parts":[[2022,10,6]],"date-time":"2022-10-06T00:00:00Z","timestamp":1665014400000},"content-version":"tdm","delay-in-days":0,"URL":"https:\/\/www.springernature.com\/gp\/researchers\/text-and-data-mining"},{"start":{"date-parts":[[2022,10,6]],"date-time":"2022-10-06T00:00:00Z","timestamp":1665014400000},"content-version":"vor","delay-in-days":0,"URL":"https:\/\/www.springernature.com\/gp\/researchers\/text-and-data-mining"}],"content-domain":{"domain":["link.springer.com"],"crossmark-restriction":false},"short-container-title":["Circuits Syst Signal Process"],"published-print":{"date-parts":[[2023,2]]},"DOI":"10.1007\/s00034-022-02179-0","type":"journal-article","created":{"date-parts":[[2022,10,6]],"date-time":"2022-10-06T11:02:57Z","timestamp":1665054177000},"page":"748-779","update-policy":"https:\/\/doi.org\/10.1007\/springer_crossmark_policy","source":"Crossref","is-referenced-by-count":7,"title":["DGCNN on FPGA: Acceleration of the Point Cloud Classifier Using FPGAs"],"prefix":"10.1007","volume":"42","author":[{"given":"Saleh","family":"Jamali Golzar","sequence":"first","affiliation":[]},{"given":"Ghader","family":"Karimian","sequence":"additional","affiliation":[]},{"given":"Maryam","family":"Shoaran","sequence":"additional","affiliation":[]},{"given":"Mohammad","family":"Fattahi Sani","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2022,10,6]]},"reference":[{"key":"2179_CR1","doi-asserted-by":"publisher","first-page":"91","DOI":"10.1007\/3-540-44687-7_10","volume-title":"Field-Programmable Logic and Applications","author":"F Albu","year":"2001","unstructured":"F. Albu, J. Kadlec, C. Softley, R. Matousek, A. Hermanek, N. Coleman, A. Fagan, Implementation of (normalised) RLS lattice on virtex, in Field-Programmable Logic and Applications. ed. by G. Brebner, R. Woods (Springer, Berlin Heidelberg, Berlin, Heidelberg, 2001), pp.91\u2013100"},{"key":"2179_CR2","doi-asserted-by":"publisher","unstructured":"F. Albu, J. Kadlec, N. Coleman, A. Fagan, Pipelined implementations of the a priori error-feedback LSL algorithm using logarithmic arithmetic, in 2002 IEEE International Conference on Acoustics, Speech, and Signal Processing, vol.\u00a03 (2002), pp. III-2681\u2013III-2684. https:\/\/doi.org\/10.1109\/ICASSP.2002.5745200","DOI":"10.1109\/ICASSP.2002.5745200"},{"key":"2179_CR3","doi-asserted-by":"publisher","unstructured":"L. Bai, Y. Lyu, X. Xu, X. Huang, PointNet on FPGA for real-time LiDAR point cloud processing, in 2020 IEEE International Symposium on Circuits and Systems (ISCAS) (2020), pp. 1\u20135. https:\/\/doi.org\/10.1109\/ISCAS45731.2020.9180841","DOI":"10.1109\/ISCAS45731.2020.9180841"},{"key":"2179_CR4","doi-asserted-by":"publisher","unstructured":"A.X. Chang, T. Funkhouser, L. Guibas, P. Hanrahan, Q. Huang, Z. Li, S. Savarese, M. Savva, S. Song, H. Su, J. Xiao, L. Yi, F. Yu, ShapeNet: An Information-Rich 3D Model Repository, arXiv preprint, arXiv (2015). https:\/\/doi.org\/10.48550\/ARXIV.1512.03012","DOI":"10.48550\/ARXIV.1512.03012"},{"key":"2179_CR5","doi-asserted-by":"publisher","unstructured":"R.Q. Charles, H. Su, M. Kaichun, L.J. Guibas, PointNet: deep learning on point sets for 3D classification and segmentation, in 2017 IEEE Conference on Computer Vision and Pattern Recognition (CVPR) (2017), pp. 77\u201385. https:\/\/doi.org\/10.1109\/CVPR.2017.16","DOI":"10.1109\/CVPR.2017.16"},{"issue":"11","key":"2179_CR6","doi-asserted-by":"publisher","first-page":"3100","DOI":"10.1109\/TPDS.2017.2705128","volume":"28","author":"R Chen","year":"2017","unstructured":"R. Chen, V.K. Prasanna, Computer generation of high throughput and memory efficient sorting designs on FPGA. IEEE Trans. Parallel Distrib. Syst. 28(11), 3100\u20133113 (2017). https:\/\/doi.org\/10.1109\/TPDS.2017.2705128","journal-title":"IEEE Trans. Parallel Distrib. Syst."},{"key":"2179_CR7","doi-asserted-by":"crossref","unstructured":"M. Christ, F. de\u00a0Dinechin, F. P\u00e9trot, Low-precision logarithmic arithmetic for neural network accelerators, in ASAP 2022\u201433rd IEEE International Conference on Application-Specific Systems, Architectures and Processors, Gothenburg, Sweden (2022). https:\/\/hal.inria.fr\/hal-03684585","DOI":"10.1109\/ASAP54787.2022.00021"},{"key":"2179_CR8","unstructured":"P. Cignoni, M. Callieri, M. Corsini, M. Dellepiane, F. Ganovelli, G. Ranzuglia, MeshLab: an open-source mesh processing tool, in Eurographics Italian Chapter Conference (2008)"},{"issue":"7","key":"2179_CR9","doi-asserted-by":"publisher","first-page":"702","DOI":"10.1109\/12.863040","volume":"49","author":"J Coleman","year":"2000","unstructured":"J. Coleman, E. Chester, C. Softley, J. Kadlec, Arithmetic on the European logarithmic microprocessor. IEEE Trans. Comput. 49(7), 702\u2013715 (2000). https:\/\/doi.org\/10.1109\/12.863040","journal-title":"IEEE Trans. Comput."},{"key":"2179_CR10","doi-asserted-by":"publisher","unstructured":"R. DiCecco, G. Lacey, J. Vasiljevic, P. Chow, G. Taylor, S. Areibi, Caffeinated FPGAs: FPGA framework for convolutional neural networks, in 2016 International Conference on Field-Programmable Technology (FPT) (2016), pp. 265\u2013268. https:\/\/doi.org\/10.1109\/FPT.2016.7929549","DOI":"10.1109\/FPT.2016.7929549"},{"key":"2179_CR11","doi-asserted-by":"publisher","unstructured":"J. de\u00a0Fine\u00a0Licht, T. Hoefler, hlslib: Software Engineering for Hardware Design, arXiv preprint, arXiv (2019). https:\/\/doi.org\/10.48550\/ARXIV.1910.04436","DOI":"10.48550\/ARXIV.1910.04436"},{"key":"2179_CR12","doi-asserted-by":"publisher","unstructured":"J. de\u00a0Fine\u00a0Licht, G. Kwasniewski, T. Hoefler, Flexible communication avoiding matrix multiplication on FPGA with high-level synthesis, in The 2020 ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, Association for Computing Machinery, New York, NY, USA, FPGA \u201920 (2020), pp. 244\u2013254. https:\/\/doi.org\/10.1145\/3373087.3375296","DOI":"10.1145\/3373087.3375296"},{"issue":"5","key":"2179_CR13","doi-asserted-by":"publisher","first-page":"1014","DOI":"10.1109\/TPDS.2020.3039409","volume":"32","author":"J de Fine Licht","year":"2021","unstructured":"J. de Fine Licht, M. Besta, S. Meierhans, T. Hoefler, Transformations of high-level synthesis codes for high-performance computing. IEEE Trans. Parallel Distrib. Syst. 32(5), 1014\u20131029 (2021). https:\/\/doi.org\/10.1109\/TPDS.2020.3039409","journal-title":"IEEE Trans. Parallel Distrib. Syst."},{"issue":"7","key":"2179_CR14","doi-asserted-by":"publisher","first-page":"1854","DOI":"10.1109\/TPDS.2020.3046762","volume":"32","author":"L Gong","year":"2021","unstructured":"L. Gong, C. Wang, X. Li, X. Zhou, Improving HW\/SW adaptability for accelerating CNNs on FPGAs through a dynamic\/static co-reconfiguration approach. IEEE Trans. Parallel Distrib. Syst. 32(7), 1854\u20131865 (2021). https:\/\/doi.org\/10.1109\/TPDS.2020.3046762","journal-title":"IEEE Trans. Parallel Distrib. Syst."},{"issue":"1","key":"2179_CR15","doi-asserted-by":"publisher","first-page":"213","DOI":"10.13053\/cys-23-1-2999","volume":"23","author":"YB Jmaa","year":"2019","unstructured":"Y.B. Jmaa, R.B. Atitallah, D. Duvivier, M.B. Jemaa, A comparative study of sorting algorithms with FPGA acceleration by high level synthesis. Computaci\u00f3n y Sistemas 23(1), 213 (2019). https:\/\/doi.org\/10.13053\/cys-23-1-2999","journal-title":"Computaci\u00f3n y Sistemas"},{"key":"2179_CR16","doi-asserted-by":"crossref","unstructured":"S. Liang, C. Liu, Y. Wang, H. Li, X. Li, DeepBurning-GL: an automated framework for generating graph neural network accelerators, in 2020 IEEE\/ACM International Conference On Computer Aided Design (ICCAD) (2020), pp. 1\u20139","DOI":"10.1145\/3400302.3415645"},{"key":"2179_CR17","doi-asserted-by":"publisher","DOI":"10.1155\/2018\/1785892","author":"L Luo","year":"2018","unstructured":"L. Luo, Y. Wu, F. Qiao, Y. Yang, Q. Wei, X. Zhou, Y. Fan, S. Xu, X. Liu, H. Yang, M. H\u00fcbner, Design of FPGA-based accelerator for convolutional neural network under heterogeneous computing framework with OpenCL. Int. J. Reconfig. Comput. (2018). https:\/\/doi.org\/10.1155\/2018\/1785892","journal-title":"Int. J. Reconfig. Comput."},{"key":"2179_CR18","doi-asserted-by":"publisher","unstructured":"J. Matai, D. Richmond, D. Lee, Z. Blair, Q. Wu, A. Abazari, R. Kastner, Resolve: generation of high-performance sorting architectures from high-level synthesis, in Proceedings of the 2016 ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, Association for Computing Machinery, New York, NY, USA, FPGA \u201916 (2016), pp. 195\u2013204. https:\/\/doi.org\/10.1145\/2847263.2847268","DOI":"10.1145\/2847263.2847268"},{"key":"2179_CR19","doi-asserted-by":"publisher","unstructured":"D. Maturana, S. Scherer, VoxNet: a 3D convolutional neural network for real-time object recognition, in 2015 IEEE\/RSJ International Conference on Intelligent Robots and Systems (IROS) (2015), pp. 922\u2013928. https:\/\/doi.org\/10.1109\/IROS.2015.7353481","DOI":"10.1109\/IROS.2015.7353481"},{"key":"2179_CR20","doi-asserted-by":"publisher","unstructured":"C.R. Qi, H. Su, M. Nie\u00dfner, A. Dai, M. Yan, L.J. Guibas, Volumetric and multi-view CNNs for object classification on 3D data, in 2016 IEEE Conference on Computer Vision and Pattern Recognition (CVPR) (2016), pp. 5648\u20135656. https:\/\/doi.org\/10.1109\/CVPR.2016.609","DOI":"10.1109\/CVPR.2016.609"},{"key":"2179_CR21","unstructured":"C.R. Qi, L. Yi, H. Su, L.J. Guibas, PointNet++: deep hierarchical feature learning on point sets in a metric space, in Advances in Neural Information Processing Systems 30: Annual Conference on Neural Information Processing Systems 2017, December 4\u20139, 2017, Long Beach, CA, USA. ed. by I. Guyon, U. von Luxburg, S. Bengio, H.M. Wallach, R. Fergus, S.V.N. Vishwanathan, R. Garnett (2017), pp. 5099\u20135108. https:\/\/proceedings.neurips.cc\/paper\/2017\/hash\/d8bf84be3800d12f74d8b05e9b89836f-Abstract.html"},{"key":"2179_CR22","doi-asserted-by":"publisher","unstructured":"J. Qiu, J. Wang, S. Yao, K. Guo, B. Li, E. Zhou, J. Yu, T. Tang, N. Xu, S. Song, Y. Wang, H. Yang, Going deeper with embedded FPGA platform for convolutional neural network, in Proceedings of the 2016 ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, Monterey, CA, USA, February 21\u201323, 2016. ed. by D. Chen, J.W. Greene (ACM, 2016), pp. 26\u201335. https:\/\/doi.org\/10.1145\/2847263.2847265","DOI":"10.1145\/2847263.2847265"},{"key":"2179_CR23","doi-asserted-by":"publisher","unstructured":"R.B. Rusu, S. Cousins, 3D is here: point cloud library (PCL), in 2011 IEEE International Conference on Robotics and Automation (2011), pp. 1\u20134. https:\/\/doi.org\/10.1109\/ICRA.2011.5980567","DOI":"10.1109\/ICRA.2011.5980567"},{"key":"2179_CR24","doi-asserted-by":"publisher","first-page":"7823","DOI":"10.1109\/ACCESS.2018.2890150","volume":"7","author":"A Shawahna","year":"2019","unstructured":"A. Shawahna, S.M. Sait, A. El-Maleh, FPGA-based accelerators of deep learning networks for learning and classification: a review. IEEE Access 7, 7823\u20137859 (2019). https:\/\/doi.org\/10.1109\/ACCESS.2018.2890150","journal-title":"IEEE Access"},{"key":"2179_CR25","doi-asserted-by":"publisher","unstructured":"H. Su, S. Maji, E. Kalogerakis, E.G. Learned-Miller, Multi-view convolutional neural networks for 3D shape recognition, in IEEE International Conference on Computer Vision, ICCV, Santiago, Chile (IEEE Computer Society, 2015), pp. 945\u2013953. https:\/\/doi.org\/10.1109\/ICCV.2015.114","DOI":"10.1109\/ICCV.2015.114"},{"key":"2179_CR26","doi-asserted-by":"publisher","unstructured":"N. Suda, V. Chandra, G. Dasika, A. Mohanty, Y. Ma, S. Vrudhula, J.S. Seo, Y. Cao, Throughput-optimized OpenCL-based FPGA accelerator for large-scale convolutional neural networks, in Proceedings of the 2016 ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, Association for Computing Machinery, New York, NY, USA, FPGA \u201916 (2016), pp. 16\u201325. https:\/\/doi.org\/10.1145\/2847263.2847276","DOI":"10.1145\/2847263.2847276"},{"issue":"5","key":"2179_CR27","doi-asserted-by":"publisher","first-page":"1","DOI":"10.1145\/3326362","volume":"38","author":"Y Wang","year":"2019","unstructured":"Y. Wang, Y. Sun, Z. Liu, S.E. Sarma, M.M. Bronstein, J.M. Solomon, Dynamic graph CNN for learning on point clouds. ACM Trans. Graph. 38(5), 1\u201312 (2019). https:\/\/doi.org\/10.1145\/3326362","journal-title":"ACM Trans. Graph."},{"key":"2179_CR28","doi-asserted-by":"publisher","unstructured":"Z. Wu, S. Song, A. Khosla, F. Yu, L. Zhang, X. Tang, J. Xiao, 3D ShapeNets:a deep representation for volumetric shapes, in 2015 IEEE Conference on Computer Vision and Pattern Recognition (CVPR) (2015), pp. 1912\u20131920. https:\/\/doi.org\/10.1109\/CVPR.2015.7298801","DOI":"10.1109\/CVPR.2015.7298801"},{"key":"2179_CR29","doi-asserted-by":"publisher","unstructured":"C. Zhang, P. Li, G. Sun, Y. Guan, B. Xiao, J. Cong, Optimizing FPGA-based accelerator design for deep convolutional neural networks, in Proceedings of the 2015 ACM\/SIGDA International Symposium on Field-Programmable Gate Arrays, Association for Computing Machinery, New York, NY, USA, FPGA \u201915 (2015), pp. 161\u2013170. https:\/\/doi.org\/10.1145\/2684746.2689060","DOI":"10.1145\/2684746.2689060"},{"key":"2179_CR30","doi-asserted-by":"publisher","unstructured":"C. Zhang, Z. Fang, P. Zhou, P. Pan, J. Cong, Caffeine: towards uniformed representation and acceleration for deep convolutional neural networks, in 2016 IEEE\/ACM International Conference on Computer-Aided Design (ICCAD) (2016), pp. 1\u20138. https:\/\/doi.org\/10.1145\/2966986.2967011","DOI":"10.1145\/2966986.2967011"},{"key":"2179_CR31","doi-asserted-by":"publisher","unstructured":"J.F. Zhang, Z. Zhang, Point-X: a spatial-locality-aware architecture for energy-efficient graph-based point-cloud deep learning, in MICRO-54: 54th Annual IEEE\/ACM International Symposium on Microarchitecture, Association for Computing Machinery, New York, NY, USA, MICRO \u201921 (2021), pp. 1078\u20131090. https:\/\/doi.org\/10.1145\/3466752.3480081","DOI":"10.1145\/3466752.3480081"},{"key":"2179_CR32","doi-asserted-by":"publisher","first-page":"37","DOI":"10.1016\/j.neucom.2018.09.038","volume":"323","author":"Q Zhang","year":"2019","unstructured":"Q. Zhang, M. Zhang, T. Chen, Z. Sun, Y. Ma, B. Yu, Recent advances in convolutional neural network acceleration. Neurocomputing 323, 37\u201351 (2019). https:\/\/doi.org\/10.1016\/j.neucom.2018.09.038","journal-title":"Neurocomputing"},{"key":"2179_CR33","doi-asserted-by":"publisher","unstructured":"X. Zheng, M. Zhu, Y. Xu, Y. Li, An FPGA based parallel implementation for point cloud neural network, in 2019 IEEE 13th International Conference on ASIC (ASICON) (2019), pp. 1\u20134. https:\/\/doi.org\/10.1109\/ASICON47005.2019.8983660","DOI":"10.1109\/ASICON47005.2019.8983660"}],"container-title":["Circuits, Systems, and Signal Processing"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/link.springer.com\/content\/pdf\/10.1007\/s00034-022-02179-0.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"text-mining"},{"URL":"https:\/\/link.springer.com\/article\/10.1007\/s00034-022-02179-0\/fulltext.html","content-type":"text\/html","content-version":"vor","intended-application":"text-mining"},{"URL":"https:\/\/link.springer.com\/content\/pdf\/10.1007\/s00034-022-02179-0.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2023,2,3]],"date-time":"2023-02-03T03:10:13Z","timestamp":1675393813000},"score":1,"resource":{"primary":{"URL":"https:\/\/link.springer.com\/10.1007\/s00034-022-02179-0"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2022,10,6]]},"references-count":33,"journal-issue":{"issue":"2","published-print":{"date-parts":[[2023,2]]}},"alternative-id":["2179"],"URL":"https:\/\/doi.org\/10.1007\/s00034-022-02179-0","relation":{},"ISSN":["0278-081X","1531-5878"],"issn-type":[{"value":"0278-081X","type":"print"},{"value":"1531-5878","type":"electronic"}],"subject":[],"published":{"date-parts":[[2022,10,6]]},"assertion":[{"value":"31 March 2022","order":1,"name":"received","label":"Received","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"27 August 2022","order":2,"name":"revised","label":"Revised","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"6 September 2022","order":3,"name":"accepted","label":"Accepted","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"6 October 2022","order":4,"name":"first_online","label":"First Online","group":{"name":"ArticleHistory","label":"Article History"}},{"order":1,"name":"Ethics","group":{"name":"EthicsHeading","label":"Declarations"}},{"value":"The authors declare that they have no financial or nonfinancial competing interests.","order":2,"name":"Ethics","group":{"name":"EthicsHeading","label":"Competing interests"}}]}}