{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2026,3,14]],"date-time":"2026-03-14T09:48:54Z","timestamp":1773481734476,"version":"3.50.1"},"reference-count":42,"publisher":"Springer Science and Business Media LLC","issue":"3","license":[{"start":{"date-parts":[[2023,10,19]],"date-time":"2023-10-19T00:00:00Z","timestamp":1697673600000},"content-version":"tdm","delay-in-days":0,"URL":"https:\/\/www.springernature.com\/gp\/researchers\/text-and-data-mining"},{"start":{"date-parts":[[2023,10,19]],"date-time":"2023-10-19T00:00:00Z","timestamp":1697673600000},"content-version":"vor","delay-in-days":0,"URL":"https:\/\/www.springernature.com\/gp\/researchers\/text-and-data-mining"}],"content-domain":{"domain":["link.springer.com"],"crossmark-restriction":false},"short-container-title":["Circuits Syst Signal Process"],"published-print":{"date-parts":[[2024,3]]},"DOI":"10.1007\/s00034-023-02529-6","type":"journal-article","created":{"date-parts":[[2023,10,19]],"date-time":"2023-10-19T20:40:22Z","timestamp":1697748022000},"page":"1627-1660","update-policy":"https:\/\/doi.org\/10.1007\/springer_crossmark_policy","source":"Crossref","is-referenced-by-count":20,"title":["Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications"],"prefix":"10.1007","volume":"43","author":[{"given":"M.","family":"Elangovan","sequence":"first","affiliation":[]},{"given":"Kulbhushan","family":"Sharma","sequence":"additional","affiliation":[]},{"given":"Ashish","family":"Sachdeva","sequence":"additional","affiliation":[]},{"given":"Lipika","family":"Gupta","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2023,10,19]]},"reference":[{"key":"2529_CR1","doi-asserted-by":"publisher","first-page":"5914","DOI":"10.1007\/s00034-022-02054-y","volume":"41","author":"E Abbasian","year":"2022","unstructured":"E. Abbasian, M. Gholipour, Design of a highly stable and robust 10T SRAM cell for low-power portable applications. Circuits Syst. Signal Process 41, 5914\u20135932 (2022)","journal-title":"Circuits Syst. Signal Process"},{"key":"2529_CR2","doi-asserted-by":"publisher","first-page":"153899","DOI":"10.1016\/j.aeue.2021.153899","volume":"138","author":"E Abbasian","year":"2021","unstructured":"E. Abbasian, M. Gholipour, Design of a Schmitt-Trigger-based 7T SRAM cell for variation resilient low\u2013energy consumption and reliable internet of things applications. AEU Int. J. Electron. Commun. 138, 153899 (2021)","journal-title":"AEU Int. J. Electron. Commun."},{"key":"2529_CR3","doi-asserted-by":"publisher","first-page":"3827","DOI":"10.1002\/cta.3364","volume":"50","author":"E Abbasian","year":"2022","unstructured":"E. Abbasian, Design and investigation of stability- and power-improved 11T SRAM cell for low-power devices. Int J Circ Theor Appl. 50, 3827\u20133845 (2022)","journal-title":"Int J Circ Theor Appl."},{"key":"2529_CR4","doi-asserted-by":"publisher","first-page":"3081","DOI":"10.1007\/s00034-021-01950-z","volume":"41","author":"E Abbasian","year":"2022","unstructured":"E. Abbasian, E. Mani, M. Gholipour, A schmitt-trigger-based low-voltage 11 T SRAM cell for low-leakage in 7-nm FinFET technology. Circuits Syst. Signal Process. 41, 3081\u20133105 (2022)","journal-title":"Circuits Syst. Signal Process."},{"key":"2529_CR5","doi-asserted-by":"publisher","first-page":"1606","DOI":"10.1109\/TCSI.2021.3138849","volume":"69","author":"E Abbasian","year":"2022","unstructured":"E. Abbasian, F. Izadinasab, M. Gholipour, A reliable low standby power 10T SRAM cell with expanded static noise margins. IEEE Trans. Circuits Syst. I Regul. 69, 1606\u20131616 (2022)","journal-title":"IEEE Trans. Circuits Syst. I Regul."},{"key":"2529_CR6","doi-asserted-by":"publisher","first-page":"105427","DOI":"10.1016\/j.mejo.2022.105427","volume":"123","author":"E Abbasian","year":"2022","unstructured":"E. Abbasian, S. Birla, M. Gholipour, Ultra-low-power and stable 10-nm FinFET 10T sub-threshold SRAM. Microelectron. J. 123, 105427 (2022)","journal-title":"Microelectron. J."},{"key":"2529_CR7","doi-asserted-by":"publisher","first-page":"337","DOI":"10.1109\/TDMR.2018.2839612","volume":"18","author":"S Ahmad","year":"2018","unstructured":"S. Ahmad, B. Iqbal, N. Alam, M. Hasan, Low leakage fully half-select-free robust sRAM cells with BTI reliability analysis. IEEE Trans. Device Mater. Reliab. 18, 337\u2013349 (2018)","journal-title":"IEEE Trans. Device Mater. Reliab."},{"key":"2529_CR8","doi-asserted-by":"crossref","unstructured":"Akutagawa, M., Emoto, T., Garrigues, L., Boeuf, P. (2022) Design and performance improvement of 10T SRAM using sleepy keeper and drain gating techniques. Ranu Chaurasia et al 2022 IOP Conf. Ser.: Mater. Sci. Eng. 1272: 012007.","DOI":"10.1088\/1757-899X\/1272\/1\/012007"},{"key":"2529_CR9","first-page":"78","volume":"6","author":"P Avula","year":"2017","unstructured":"P. Avula, Improvement of SRAM stability using read and write assist techniques. Int. J. Eng. Technol. 6, 78\u201382 (2017)","journal-title":"Int. J. Eng. Technol."},{"key":"2529_CR10","doi-asserted-by":"publisher","first-page":"160","DOI":"10.1016\/j.spmi.2018.10.007","volume":"124","author":"S Bala","year":"2018","unstructured":"S. Bala, M. Khosla, Design and analysis of electrostatic doped tunnel CNTFET for various process parameters variation. Superlattices Microstruct. 124, 160\u2013167 (2018)","journal-title":"Superlattices Microstruct."},{"key":"2529_CR11","doi-asserted-by":"publisher","first-page":"107720","DOI":"10.1016\/j.sse.2019.107720","volume":"168","author":"D Bosch","year":"2020","unstructured":"D. Bosch, Novel fine-grain back-bias assist techniques for 3D-monolithic 14 nm FDSOI top-tier SRAMs. Solid State Electron. 168, 107720 (2020)","journal-title":"Solid State Electron."},{"issue":"5","key":"2529_CR12","doi-asserted-by":"publisher","first-page":"1551","DOI":"10.1109\/TCSI.2020.2964903","volume":"67","author":"K Cho","year":"2020","unstructured":"K. Cho, J. Park, T.W. Oh, S.O. Jung, One-sided schmitt-trigger-based 9T SRAM cell for near-threshold operation. IEEE Trans. Circuits Syst. I Regul. Pap. 67(5), 1551\u201361 (2020)","journal-title":"IEEE Trans. Circuits Syst. I Regul. Pap."},{"key":"2529_CR13","doi-asserted-by":"publisher","first-page":"1469","DOI":"10.1016\/j.procs.2020.04.157","volume":"171","author":"C Duari","year":"2020","unstructured":"C. Duari, S. Birla, Low leakage SRAM cell with improved stability for IoT applications birla stability for IoT low leakage SRAM cell. Procedia Comput. Sci. 171, 1469\u20131478 (2020)","journal-title":"Procedia Comput. Sci."},{"key":"2529_CR14","doi-asserted-by":"publisher","first-page":"205","DOI":"10.1007\/978-981-10-8204-7_21","volume":"33","author":"M Elangovan","year":"2019","unstructured":"M. Elangovan, K. Gunavathi, High stability and low-power dual supply-stacked CNTFET SRAM cell. Innov. Electron. Commun. Eng. 33, 205\u2013210 (2019)","journal-title":"Innov. Electron. Commun. Eng."},{"issue":"10","key":"2529_CR15","doi-asserted-by":"publisher","first-page":"2050158","DOI":"10.1142\/S0218126620501583","volume":"29","author":"M Elangovan","year":"2020","unstructured":"M. Elangovan, K. Gunavathi, High stable and low power 10T CNTFET SRAM cell. J. Circuits Syst. Comput. 29(10), 2050158 (2020)","journal-title":"J. Circuits Syst. Comput."},{"key":"2529_CR16","doi-asserted-by":"crossref","unstructured":"Elangovan, M., Gunavathi, K. (2018) Stability analysis of 6T CNTFET SRAM cell for single and multiple CNTs. In: 2018 4th International conference on devices, circuits and systems (ICDCS), Coimbatore, India. 63\u201367.","DOI":"10.1109\/ICDCSyst.2018.8605154"},{"key":"2529_CR17","doi-asserted-by":"publisher","first-page":"122","DOI":"10.1007\/s42341-021-00329-w","volume":"23","author":"M Elangovan","year":"2022","unstructured":"M. Elangovan, D. Karthickeyan, M. Arul Kumar, R. Ranjith, Darlington based 8T CNTFET SRAM cells with low power and enhanced write stability. Trans. Electr. Electron. Mater. 23, 122\u2013135 (2022)","journal-title":"Trans. Electr. Electron. Mater."},{"issue":"13","key":"2529_CR18","doi-asserted-by":"publisher","first-page":"2250233","DOI":"10.1142\/S0218126622502334","volume":"31","author":"M Elangovan","year":"2022","unstructured":"M. Elangovan, M. Muthukrishnan, Design of high stability and low power 7T SRAM cell in 32-NM CNTFET technology. J. Circuits Syst. Comput. 31(13), 2250233 (2022)","journal-title":"J. Circuits Syst. Comput."},{"key":"2529_CR19","doi-asserted-by":"crossref","unstructured":"M. Elangovan, R. Ranjith, S. Devika, PDP Analysis of CNTFET Full Adders for Single and Multiple Threshold Voltages. Advances in VLSI, Communication, and Signal Processing. Lecture Notes in Electrical Engineering. 683. 2021","DOI":"10.1007\/978-981-15-6840-4_35"},{"issue":"12","key":"2529_CR20","doi-asserted-by":"publisher","first-page":"2150213","DOI":"10.1142\/S0218126621502133","volume":"30","author":"M Elangovan","year":"2021","unstructured":"M. Elangovan, A novel darlington-based 8T CNTFET SRAM cell for low power applications. J. Circuits, Syst. Comput. 30(12), 2150213 (2021)","journal-title":"J. Circuits, Syst. Comput."},{"key":"2529_CR21","doi-asserted-by":"publisher","first-page":"519","DOI":"10.1007\/s10825-019-01327-1","volume":"18","author":"SS Ensan","year":"2019","unstructured":"S.S. Ensan, M. Hossein, M. Behzad, E. Shaahin, H. Ali, A. Kusha, A low - leakage and high - writable SRAM cell with back - gate biasing in FinFET technology. J. Comput. Electron. 18, 519\u2013526 (2019)","journal-title":"J. Comput. Electron."},{"key":"2529_CR22","doi-asserted-by":"publisher","first-page":"152874","DOI":"10.1016\/j.aeue.2019.152874","volume":"110","author":"M Khaleqi","year":"2019","unstructured":"M. Khaleqi, Q. Jooq, A. Mir, S. Mirzakuchaki, A. Farmani, A robust and energy-efficient near-threshold SRAM cell utilizing ballistic carbon nanotube wrap-gate transistors. AEUE - Int. J. Electron. Commun. 110, 152874 (2019)","journal-title":"AEUE - Int. J. Electron. Commun."},{"key":"2529_CR23","doi-asserted-by":"crossref","unstructured":"R. Krishna, P. Duraiswamy, A technique of designing low leakage SRAM in deep sub-micron technology. in: 2020 IEEE International Conference of Electronics and Computing and Communication Technolgies pp. 1\u20135, 2020","DOI":"10.1109\/CONECCT50063.2020.9198587"},{"key":"2529_CR24","doi-asserted-by":"publisher","first-page":"207","DOI":"10.1016\/j.comcom.2021.06.003","volume":"176","author":"A Kumar","year":"2021","unstructured":"A. Kumar, S. Sharma, N. Goyal, A. Singh, X. Cheng, P. Singh, Secure and energy-efficient smart building architecture with emerging technology IoT. Comput. Commun. 176, 207\u2013217 (2021)","journal-title":"Comput. Commun."},{"key":"2529_CR25","doi-asserted-by":"publisher","first-page":"138","DOI":"10.1007\/s10825-017-1056-x","volume":"17","author":"GS Kumar","year":"2017","unstructured":"G.S. Kumar, A. Singh, B. Raj, Design and analysis of a gate-all-around CNTFET-based SRAM cell. J. Comput. Electron. 17, 138\u2013145 (2017)","journal-title":"J. Comput. Electron."},{"key":"2529_CR26","first-page":"55","volume":"12","author":"M Kumar","year":"2020","unstructured":"M. Kumar, Dynamic power dissipation analysis in CMOS VLSI circuit design with scaling down in technology. J. Act. Passiv. Electron. Devices. 12, 55\u201361 (2020)","journal-title":"J. Act. Passiv. Electron. Devices."},{"key":"2529_CR27","doi-asserted-by":"publisher","first-page":"154308","DOI":"10.1016\/j.aeue.2022.154308","volume":"154","author":"E Mani","year":"2022","unstructured":"E. Mani, E. Abbasian, M. Gunasegeran, S. Sofimowloodi, Design of high stability, low power and high speed 12 T SRAM cell in 32-nm CNTFET technology. AEU - Int. J. Electron. Commun. 154, 154308 (2022)","journal-title":"AEU - Int. J. Electron. Commun."},{"key":"2529_CR28","doi-asserted-by":"publisher","first-page":"43","DOI":"10.1016\/j.sse.2018.07.005","volume":"148","author":"D Nayak","year":"2018","unstructured":"D. Nayak, D.P. Acharya, P.K. Rout, U. Nanda, A novel charge recycle read write assist technique for energy efficient and fast 20 nm 8T-SRAM array. Solid State Electron. 148, 43\u201350 (2018)","journal-title":"Solid State Electron."},{"key":"2529_CR29","doi-asserted-by":"crossref","unstructured":"N. K. Niranjan, Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology. in: 2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT), Chennai, India, 2016, 4267\u20134272","DOI":"10.1109\/ICEEOT.2016.7755523"},{"key":"2529_CR30","doi-asserted-by":"crossref","unstructured":"M. Nizamuddin, H. Shakir, P. Gupta, Design of ambipolar CNTFET based universal logic gates. in: 2019 International Conference on Power Electronics, Control and Automation (ICPECA) 2019 Nov 16 (pp. 1-5). IEEE","DOI":"10.1109\/ICPECA47973.2019.8975388"},{"key":"2529_CR31","doi-asserted-by":"publisher","first-page":"80","DOI":"10.1109\/TED.2019.2952397","volume":"67","author":"S Pal","year":"2020","unstructured":"S. Pal, S. Bose, W.H. Ki, A. Islam, Half-select-free low-power dynamic loop-cutting write assist SRAM cell for space applications. IEEE Trans. Electron Devices 67, 80\u201389 (2020)","journal-title":"IEEE Trans. Electron Devices"},{"key":"2529_CR32","doi-asserted-by":"publisher","first-page":"774","DOI":"10.1007\/s10825-017-1127-z","volume":"17","author":"PK Patel","year":"2018","unstructured":"P.K. Patel, M.M. Malik, T.K. Gupta, Reliable high-yield CNTFET-based 9T SRAM operating near threshold region. J. Comput. Electron. 17, 774\u2013783 (2018)","journal-title":"J. Comput. Electron."},{"key":"2529_CR33","doi-asserted-by":"publisher","first-page":"2307","DOI":"10.1007\/s11276-019-02083-7","volume":"26","author":"S Rani","year":"2020","unstructured":"S. Rani, S.H. Ahmed, R. Rastogi, Dynamic clustering approach based on wireless sensor networks genetic algorithm for IoT applications. Wireless Netw. 26, 2307\u20132316 (2020)","journal-title":"Wireless Netw."},{"key":"2529_CR34","doi-asserted-by":"publisher","first-page":"041006","DOI":"10.1149\/2162-8777\/accb67","volume":"12","author":"A Sachdeva","year":"2023","unstructured":"A. Sachdeva, L. Gupta, K. Sharma, M. Elangovan, A CNTFET based bit-line powered stable SRAM design for low power applications. ECS J. Solid State Sci. Technol. 12, 041006 (2023)","journal-title":"ECS J. Solid State Sci. Technol."},{"key":"2529_CR35","doi-asserted-by":"publisher","first-page":"187","DOI":"10.1007\/s10470-021-01898-9","volume":"109","author":"A Sachdeva","year":"2021","unstructured":"A. Sachdeva, V.K. Tomar, A soft-error resilient low power static random access memory cell. Analog Integr. Circuits Signal Process. 109, 187\u2013211 (2021)","journal-title":"Analog Integr. Circuits Signal Process."},{"key":"2529_CR36","doi-asserted-by":"crossref","unstructured":"R. Sahoo, S. K. Sahoo, K. C. Sankisa, Design of an efficient CNTFET using optimum number of CNT in channel region for logic gate implementation, in: International Conference on VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015, pp. 1\u20134","DOI":"10.1109\/VLSI-SATA.2015.7050473"},{"key":"2529_CR37","doi-asserted-by":"publisher","first-page":"115","DOI":"10.1016\/j.proeng.2013.09.082","volume":"64","author":"V Srinivasan","year":"2013","unstructured":"V. Srinivasan, R.V. Venkatraman, K.K. Senthil, Schmitt trigger based SRAM cell for ultralow power operation- a CNFET based approach. Procedia Eng. 64, 115\u2013124 (2013)","journal-title":"Procedia Eng."},{"key":"2529_CR38","first-page":"1282","volume":"2018","author":"D Tripathy","year":"2017","unstructured":"D. Tripathy, T. Manasneha, V. Das, A single-ended TG based 8T SRAM cell with increased data stability and less delay. Electron. Inf. Commun. Technol. Proc. 2018, 1282\u20131285 (2017)","journal-title":"Electron. Inf. Commun. Technol. Proc."},{"issue":"12","key":"2529_CR39","first-page":"403","volume":"10","author":"S Vats","year":"2011","unstructured":"S. Vats, R.K. Chauhan, A novel technique to reduce write delay of SRAM architectures. WSEAS Trans. Circuits Syst. 10(12), 403\u201312 (2011)","journal-title":"WSEAS Trans. Circuits Syst."},{"key":"2529_CR40","doi-asserted-by":"publisher","first-page":"105033","DOI":"10.1016\/j.mejo.2021.105033","volume":"111","author":"AS Vidhyadharan","year":"2021","unstructured":"A.S. Vidhyadharan, S. Vidhyadharan, A novel ultra-low-power CNTFET and 45 nm CMOS based ternary SRAM. Microelectron. J. 111, 105033 (2021)","journal-title":"Microelectron. J."},{"key":"2529_CR41","doi-asserted-by":"publisher","first-page":"276","DOI":"10.1109\/TSM.2017.2718029","volume":"30","author":"N Yadav","year":"2017","unstructured":"N. Yadav, A.P. Shah, S.K. Vishvakarma, Stable, reliable, and bit-interleaving 12T SRAM for space applications: a device circuit co-design. IEEE Trans. Semicond. Manuf. 30, 276\u2013284 (2017)","journal-title":"IEEE Trans. Semicond. Manuf."},{"key":"2529_CR42","doi-asserted-by":"crossref","unstructured":"Z. Zhang, J. G. Delgado-Frias, CNTFET 8T SRAM cell performance with near-threshold power supply scaling. in: 2013 IEEE International Symposium on Circuits and Systems (ISCAS) 2013 May 19 (pp. 2123-2126). IEEE","DOI":"10.1109\/ISCAS.2013.6572293"}],"container-title":["Circuits, Systems, and Signal Processing"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/link.springer.com\/content\/pdf\/10.1007\/s00034-023-02529-6.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"text-mining"},{"URL":"https:\/\/link.springer.com\/article\/10.1007\/s00034-023-02529-6\/fulltext.html","content-type":"text\/html","content-version":"vor","intended-application":"text-mining"},{"URL":"https:\/\/link.springer.com\/content\/pdf\/10.1007\/s00034-023-02529-6.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2024,2,29]],"date-time":"2024-02-29T22:19:21Z","timestamp":1709245161000},"score":1,"resource":{"primary":{"URL":"https:\/\/link.springer.com\/10.1007\/s00034-023-02529-6"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2023,10,19]]},"references-count":42,"journal-issue":{"issue":"3","published-print":{"date-parts":[[2024,3]]}},"alternative-id":["2529"],"URL":"https:\/\/doi.org\/10.1007\/s00034-023-02529-6","relation":{},"ISSN":["0278-081X","1531-5878"],"issn-type":[{"value":"0278-081X","type":"print"},{"value":"1531-5878","type":"electronic"}],"subject":[],"published":{"date-parts":[[2023,10,19]]},"assertion":[{"value":"25 April 2023","order":1,"name":"received","label":"Received","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"27 September 2023","order":2,"name":"revised","label":"Revised","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"29 September 2023","order":3,"name":"accepted","label":"Accepted","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"19 October 2023","order":4,"name":"first_online","label":"First Online","group":{"name":"ArticleHistory","label":"Article History"}},{"order":1,"name":"Ethics","group":{"name":"EthicsHeading","label":"Declarations"}},{"value":"The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper. Authors confirm that they have no conflict of interest as well as no financial interests related to work submitted for possible publication in this Journal. The data generated and analyzed during this study are available from the corresponding author upon reasonable request.","order":2,"name":"Ethics","group":{"name":"EthicsHeading","label":"Conflict of interests"}}]}}