{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2026,3,13]],"date-time":"2026-03-13T06:08:55Z","timestamp":1773382135722,"version":"3.50.1"},"reference-count":31,"publisher":"Springer Science and Business Media LLC","issue":"3","license":[{"start":{"date-parts":[[2014,11,22]],"date-time":"2014-11-22T00:00:00Z","timestamp":1416614400000},"content-version":"tdm","delay-in-days":0,"URL":"http:\/\/www.springer.com\/tdm"}],"content-domain":{"domain":["link.springer.com"],"crossmark-restriction":false},"short-container-title":["J Supercomput"],"published-print":{"date-parts":[[2015,3]]},"DOI":"10.1007\/s11227-014-1348-x","type":"journal-article","created":{"date-parts":[[2014,12,2]],"date-time":"2014-12-02T14:14:27Z","timestamp":1417529667000},"page":"995-1017","update-policy":"https:\/\/doi.org\/10.1007\/springer_crossmark_policy","source":"Crossref","is-referenced-by-count":46,"title":["Application mapping algorithms for mesh-based network-on-chip architectures"],"prefix":"10.1007","volume":"71","author":[{"given":"Suleyman","family":"Tosun","sequence":"first","affiliation":[]},{"given":"Ozcan","family":"Ozturk","sequence":"additional","affiliation":[]},{"given":"Erencan","family":"Ozkan","sequence":"additional","affiliation":[]},{"given":"Meltem","family":"Ozen","sequence":"additional","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2014,11,22]]},"reference":[{"key":"1348_CR1","unstructured":"Dally WJ, Towles B (2001) Route packets, not wires: on-chip interconnection networks. In: Proc. Design Automation Conference, Las Vegas, pp 684\u2013689"},{"issue":"1","key":"1348_CR2","doi-asserted-by":"crossref","first-page":"70","DOI":"10.1109\/2.976921","volume":"35","author":"L Benini","year":"2002","unstructured":"Benini L, De Micheli G (2002) Networks on chips: a new SoC paradigm. IEEE Comput 35(1):70\u201378","journal-title":"IEEE Comput"},{"key":"1348_CR3","doi-asserted-by":"crossref","unstructured":"Davis JA, Venkatesan R, Kaloyeros A, Beylansky M, Souri SJ, Banerjee K, Saraswat KC, Rahman A, Reif R, Meindl JD (2001) Interconnect limits on gigascale integration (GSI) in the 21st century. In: Proceeding of the IEEE, vol 89, no 3, pp 305\u2013324","DOI":"10.1109\/5.915376"},{"key":"1348_CR4","doi-asserted-by":"crossref","unstructured":"Sylvester D, Keutzer K (2000) A global wiring paradigm for deep submicron design. In: IEEE Transaction on computer-aided design of integrated circuits and systems (CAD\/ICAS), vol 19, no 2, pp 242\u2013252","DOI":"10.1109\/43.828553"},{"key":"1348_CR5","unstructured":"Arabnia HR, Oliver MA (1989) A transputer network for fast operations on digitised images. In: International Journal of Eurographics Association (Computer Graphics Forum), vol 8, no 1, pp 3\u201312"},{"issue":"2","key":"1348_CR6","doi-asserted-by":"crossref","first-page":"188","DOI":"10.1016\/0743-7315(90)90028-N","volume":"10","author":"HR Arabnia","year":"1990","unstructured":"Arabnia HR (1990) A parallel algorithm for the arbitrary rotation of digitized images using process-and-data-decomposition approach. J Parallel Distrib Comput 10(2):188\u2013193","journal-title":"J Parallel Distrib Comput"},{"issue":"11","key":"1348_CR7","doi-asserted-by":"crossref","first-page":"1783","DOI":"10.1016\/0167-8191(95)00032-9","volume":"21","author":"SM Bhandarkar","year":"1995","unstructured":"Bhandarkar SM, Arabnia HR (1995) The REFINE multiprocessor: theoretical properties and algorithms. Parallel Comput J 21(11):1783\u20131806","journal-title":"Parallel Comput J"},{"key":"1348_CR8","unstructured":"Arabnia HR, Smith JW (1993) A reconfigurable interconnection network for imaging operations and its implementation using a multi-stage switching box. In: Proceedings of the 7th Annual International High Performance Computing Conference. The 1993 High Performance Computing: New Horizons Supercomputing Symposium, Calgary, pp 349\u2013357"},{"key":"1348_CR9","unstructured":"Suleyman T, Ozcan O, Meltem O (2009) An ILP formulation for application mapping onto network-on-chips. In: 3rd International Conference on Application of Information and Communication Technologies, AICT2009, Baku"},{"key":"1348_CR10","doi-asserted-by":"crossref","unstructured":"Suleyman T (2010) New heuristic algorithms for energy aware application mapping and routing on mesh-based NoCs. J Syst Architect. doi: 10.1016\/j.sysarc.2010.10.001","DOI":"10.1016\/j.sysarc.2010.10.001"},{"key":"1348_CR11","unstructured":"Murali S, De Micheli (2004) Bandwidth-constrained mapping of cores onto NoC Architectures. In: Proceedings of the Conference on Design, Automation and Test in Europe, vol 2, Washington DC"},{"key":"1348_CR12","doi-asserted-by":"crossref","unstructured":"Janidarmian M, Khademzadeh A, Tavanpour M (2009) Onyx: a new heuristic bandwidth-constrained mapping of cores onto tile-based Network on Chip. In: IEICE Electron. Express, vol 6, no 1, pp 1\u20137","DOI":"10.1587\/elex.6.1"},{"key":"1348_CR13","doi-asserted-by":"crossref","unstructured":"Shen W, Chao C, Lien Y, Wu A (2007) A new binomial mapping and optimization algorithm for reduced-complexity mesh-based on-chip network. In: Proceedings of the First international Symposium on Networks-on-Chip, Washington DC","DOI":"10.1109\/NOCS.2007.5"},{"key":"1348_CR14","doi-asserted-by":"crossref","unstructured":"Hu J, Marculescu R (2005) Communication and task scheduling of application-specific networks-on-chip. In: Computers and Digital Techniques, IEE Proceedings, vol 152, no 5, pp 643\u2013651","DOI":"10.1049\/ip-cdt:20045092"},{"key":"1348_CR15","unstructured":"Zhonghai L, Lei X, Axel J (2008) Cluster-based simulated annealing for mapping cores onto 2D mesh networks on chip. In: Proceedings of the 2008 11th IEEE Workshop on Design and Diagnostics of Electronic Circuits and Systems (DDECS \u201908), IEEE Computer Society, Washington DC"},{"issue":"1","key":"1348_CR16","doi-asserted-by":"crossref","first-page":"27","DOI":"10.1587\/elex.6.27","volume":"6","author":"Fahime Moein-darbari","year":"2009","unstructured":"Moein-darbari Fahime, Khademzade Ahmad, Gharooni-fard Golnar (2009) CGMAP:a new approach to network-on-chip mapping problem. IEICE Electron Express 6(1):27\u201334","journal-title":"IEICE Electron Express"},{"key":"1348_CR17","doi-asserted-by":"crossref","unstructured":"Ascia G, Catania V, Palesi (2004) Multi-objective mapping for mesh-based NoC architectures. In: Proceedings of the 2nd IEEE\/ACM\/IFIP international Conference on Hardware\/Software Codesign and System Synthesis, Stockholm","DOI":"10.1145\/1016720.1016765"},{"key":"1348_CR18","doi-asserted-by":"crossref","unstructured":"Hung W, Addo-Quaye C, Theocharides T, Xie Y, Vijaykrishnan N, Irwin MJ (2004) Thermal-Aware IP Virtualization and Placement for Networks-on-Chip Architecture. Proceedings of the IEEE international Conference on Computer Design (October 11\u201313, 2004). ICCD. IEEE Computer Society, Washington, DC, pp 430\u2013437","DOI":"10.1109\/ICCD.2004.1347958"},{"issue":"10","key":"1348_CR19","doi-asserted-by":"crossref","first-page":"1163","DOI":"10.1080\/00207217.2010.512105","volume":"97","author":"MVC Silva da","year":"2010","unstructured":"da Silva MVC, Nedjah N, Mourelle LM (2010) Power-aware multiobjective evolutionary optimisation for application mapping on network-on-chip platforms. Int J Electron 97(10):1163\u20131179","journal-title":"Int J Electron"},{"issue":"1","key":"1348_CR20","doi-asserted-by":"crossref","first-page":"79","DOI":"10.1016\/j.sysarc.2010.07.004","volume":"57","author":"N Nedjah","year":"2011","unstructured":"Nedjah N, da Silva MVC, Mourelle LM (2011) Customized computer-aided application mapping on NoC infrastructure using multi-objective optimization. J Syst Archit 57(1):79\u201394","journal-title":"J Syst Archit"},{"issue":"3","key":"1348_CR21","doi-asserted-by":"crossref","first-page":"2771","DOI":"10.1016\/j.eswa.2011.08.137","volume":"39","author":"N Nedjah","year":"2012","unstructured":"Nedjah N, da Silva MVC, Mourelle LM (2012) Preference-based multi-objective evolutionary algorithms for power-aware application mapping on NoC platforms. Expert Syst Appl 39(3):2771\u20132782","journal-title":"Expert Syst Appl"},{"key":"1348_CR22","doi-asserted-by":"crossref","unstructured":"Srinivasan K, Chatha, KS (2005) A technique for low energy mapping and routing in network-on-chip architectures. In: Proceedings of the 2005 international Symposium on low power electronics and design (San Diego, CA, USA, August 08\u201310, 2005). ISLPED \u201905. ACM, New York, pp 387\u2013392","DOI":"10.1145\/1077603.1077695"},{"issue":"10","key":"1348_CR23","doi-asserted-by":"crossref","first-page":"868","DOI":"10.1016\/j.advengsoft.2011.06.005","volume":"42","author":"S Tosun","year":"2011","unstructured":"Tosun S (2011) Cluster-based application mapping method for network-on-chip. Adv Eng Softw 42(10):868\u2013874","journal-title":"Adv Eng Softw"},{"issue":"6","key":"1348_CR24","doi-asserted-by":"crossref","first-page":"471","DOI":"10.1049\/iet-cdt:20070111","volume":"2","author":"CAM Marcon","year":"2008","unstructured":"Marcon CAM, Moreno EI, Calazans NLV, Moraes FG (2008) Comparison of network-on-chip mapping algorithms targeting low energy consumption. Comput Digit Tech IET 2(6):471\u2013482","journal-title":"Comput Digit Tech IET"},{"key":"1348_CR25","unstructured":"Duato J, Yalamanchili S, Ni LM (2002) Interconnection networks: an engineering approach. Morgan Kaufmann"},{"key":"1348_CR26","doi-asserted-by":"crossref","unstructured":"Kirkpatrick S, Gelatt CD Jr, Vecchi MP (1983) Optimization by simulated annealing. Science 220(4598):671\u2013680","DOI":"10.1126\/science.220.4598.671"},{"key":"1348_CR27","unstructured":"David EG (1989) Genetic algorithms in search, optimization, and machine learning, Addison-Wesley"},{"key":"1348_CR28","unstructured":"http:\/\/www.dashoptimization.com"},{"issue":"3","key":"1348_CR29","doi-asserted-by":"crossref","first-page":"239","DOI":"10.1049\/iet-cdt:20070049","volume":"2","author":"K-C Chang","year":"2008","unstructured":"Chang K-C, Chen T-F (2008) Low-power algorithm for automatic topology generation for application-specific networks on chips. IET Comput Digit Tech 2(3):239\u2013249","journal-title":"IET Comput Digit Tech"},{"issue":"4","key":"1348_CR30","doi-asserted-by":"crossref","first-page":"407","DOI":"10.1109\/TVLSI.2006.871762","volume":"14","author":"K Srinivasan","year":"2006","unstructured":"Srinivasan K, Chatha KS, Konjevod G (2006) Linear-programming-based techniques for synthesis of network-on-chip architectures. IEEE Trans Very Large Scale Integr Syst 14(4):407\u2013420","journal-title":"IEEE Trans Very Large Scale Integr Syst"},{"key":"1348_CR31","unstructured":"http:\/\/ziyang.eecs.umich.edu\/dickrp\/tgff\/"}],"container-title":["The Journal of Supercomputing"],"original-title":[],"language":"en","link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/s11227-014-1348-x.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/article\/10.1007\/s11227-014-1348-x\/fulltext.html","content-type":"text\/html","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/s11227-014-1348-x","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,18]],"date-time":"2019-08-18T02:00:54Z","timestamp":1566093654000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/s11227-014-1348-x"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2014,11,22]]},"references-count":31,"journal-issue":{"issue":"3","published-print":{"date-parts":[[2015,3]]}},"alternative-id":["1348"],"URL":"https:\/\/doi.org\/10.1007\/s11227-014-1348-x","relation":{},"ISSN":["0920-8542","1573-0484"],"issn-type":[{"value":"0920-8542","type":"print"},{"value":"1573-0484","type":"electronic"}],"subject":[],"published":{"date-parts":[[2014,11,22]]}}}