{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,9,29]],"date-time":"2025-09-29T11:54:58Z","timestamp":1759146898857,"version":"3.37.3"},"reference-count":54,"publisher":"Springer Science and Business Media LLC","issue":"2","license":[{"start":{"date-parts":[[2020,1,2]],"date-time":"2020-01-02T00:00:00Z","timestamp":1577923200000},"content-version":"tdm","delay-in-days":0,"URL":"http:\/\/www.springer.com\/tdm"},{"start":{"date-parts":[[2020,1,2]],"date-time":"2020-01-02T00:00:00Z","timestamp":1577923200000},"content-version":"vor","delay-in-days":0,"URL":"http:\/\/www.springer.com\/tdm"}],"content-domain":{"domain":["link.springer.com"],"crossmark-restriction":false},"short-container-title":["J Hardw Syst Secur"],"published-print":{"date-parts":[[2020,6]]},"DOI":"10.1007\/s41635-019-00087-5","type":"journal-article","created":{"date-parts":[[2020,1,2]],"date-time":"2020-01-02T08:03:00Z","timestamp":1577952180000},"page":"120-135","update-policy":"https:\/\/doi.org\/10.1007\/springer_crossmark_policy","source":"Crossref","is-referenced-by-count":11,"title":["Throughput\/Area Efficient Implementation of Scalable Polynomial Basis Multiplication"],"prefix":"10.1007","volume":"4","author":[{"ORCID":"https:\/\/orcid.org\/0000-0002-3254-0891","authenticated-orcid":false,"given":"Bahram","family":"Rashidi","sequence":"first","affiliation":[]}],"member":"297","published-online":{"date-parts":[[2020,1,2]]},"reference":[{"key":"87_CR1","volume-title":"Guide to elliptic curve cryptography","author":"D Hankerson","year":"2003","unstructured":"Hankerson D, Menezes A, Vanstone S (2003) Guide to elliptic curve cryptography, 1st edn. Springer-Verlag, New York","edition":"1"},{"key":"87_CR2","unstructured":"ANSI X9.62-1999, The elliptic curve digital signature algorithm, ANSI, Washington, D.C., USA, 1999."},{"key":"87_CR3","unstructured":"IEEE P1363, Editorial contribution to standard for public key cryptography, 2000."},{"key":"87_CR4","unstructured":"FIPS, Federal Information Processing Standards Publications (FIPS)186-2, U.S. Department of Commerce\/NIST: Digital Signature Standard (DSS), 2000."},{"issue":"2","key":"87_CR5","first-page":"101","volume":"7","author":"B Rashidi","year":"2015","unstructured":"Rashidi B, Rezaeian Farashahi R, Sayedi SM (2015) Efficient implementation of low time complexity and pipelined bit-parallel polynomial basis multiplier over binary finite fields. ISC Intl J Inf Secur 7(2):101\u2013114","journal-title":"ISC Intl J Inf Secur"},{"key":"87_CR6","doi-asserted-by":"publisher","first-page":"197","DOI":"10.1016\/j.vlsi.2011.12.006","volume":"46","author":"JL Imana","year":"2013","unstructured":"Imana JL, Hermida R, Tirado S (2013) Low complexity bit-parallel polynomial basis multipliers over binary fields for special irreducible pentanomials. Integr. VLSI J. 46:197\u2013210","journal-title":"Integr. VLSI J."},{"issue":"7","key":"87_CR7","doi-asserted-by":"publisher","first-page":"750","DOI":"10.1109\/TC.2002.1017695","volume":"51","author":"H Wu","year":"2002","unstructured":"Wu H (2002) Bit-parallel finite field multiplier and squarer using polynomial basis. IEEE Trans. Comput. 51(7):750\u2013758","journal-title":"IEEE Trans. Comput."},{"issue":"3","key":"87_CR8","doi-asserted-by":"publisher","first-page":"152","DOI":"10.1049\/iet-ifs.2010.0139","volume":"5","author":"WT Huang","year":"2011","unstructured":"Huang WT, Chang CH, Chiou CW, Tan SY (2011) Non-XOR approach for low-cost bit-parallel polynomial basis multiplier over GF(2m). IET Inf. Secur. 5(3):152\u2013162","journal-title":"IET Inf. Secur."},{"issue":"1","key":"87_CR9","doi-asserted-by":"publisher","first-page":"58","DOI":"10.1109\/TCSI.2015.2500419","volume":"63","author":"JL Imana","year":"2016","unstructured":"Imana JL (2016) High-speed polynomial basis multipliers over GF(2m) for special pentanomials. IEEE Trans. on Circuits and Systems I: Regular Papers 63(1):58\u201369","journal-title":"IEEE Trans. on Circuits and Systems I: Regular Papers"},{"key":"87_CR10","doi-asserted-by":"publisher","first-page":"142","DOI":"10.1016\/j.vlsi.2015.09.007","volume":"52","author":"Y Li","year":"2016","unstructured":"Li Y, Chen Y (2016) New bit-parallel Montgomery multiplier for trinomials using squaring operation. Integr. VLSI J. 52:142\u2013155","journal-title":"Integr. VLSI J."},{"issue":"12","key":"87_CR11","doi-asserted-by":"publisher","first-page":"1535","DOI":"10.1109\/TC.2003.1252850","volume":"52","author":"F Rodriguez-Henriquez","year":"2003","unstructured":"Rodriguez-Henriquez F, Koc CK (2003) Parallel multipliers based on special irreducible pentanomials. IEEE Trans. Comput. 52(12):1535\u20131542","journal-title":"IEEE Trans. Comput."},{"key":"87_CR12","doi-asserted-by":"publisher","first-page":"159","DOI":"10.1016\/j.compeleceng.2008.09.009","volume":"35","author":"S Kwon","year":"2009","unstructured":"Kwon S, Kim CH, Hong CP (2009) More efficient systolic arrays for multiplication in GF(2m) using LSB first algorithm with irreducible polynomials and trinomials. Comput Electr Eng 35:159\u2013167","journal-title":"Comput Electr Eng"},{"issue":"10","key":"87_CR13","doi-asserted-by":"publisher","first-page":"2322","DOI":"10.1109\/TVLSI.2014.2359113","volume":"23","author":"F Gebali","year":"2015","unstructured":"Gebali F, Ibrahim A (2015) Efficient scalable serial multiplier over GF(2m) based on trinomial. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 23(10):2322\u20132326","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"issue":"4","key":"87_CR14","doi-asserted-by":"publisher","first-page":"485","DOI":"10.1109\/TC.2005.64","volume":"54","author":"H Fan","year":"2005","unstructured":"Fan H, Dai Y (2005) Fast bit-parallel GF(2m) multiplier for all trinomials. IEEE Trans. Comput 54(4):485\u2013490","journal-title":"IEEE Trans. Comput"},{"issue":"8","key":"87_CR15","doi-asserted-by":"publisher","first-page":"945","DOI":"10.1109\/TC.2004.47","volume":"53","author":"A Reyhani-Masoleh","year":"2004","unstructured":"Reyhani-Masoleh A, Anwar Hasan M (2004) Low complexity bit-parallel architectures for polynomial basis multiplication over GF(2m). IEEE Trans. Comput. 53(8):945\u2013959","journal-title":"IEEE Trans. Comput."},{"issue":"5","key":"87_CR16","doi-asserted-by":"publisher","first-page":"520","DOI":"10.1109\/TC.2006.69","volume":"55","author":"JL Imana","year":"2006","unstructured":"Imana JL, Sanchez JM, Tirado F (2006) Bit-parallel finite field multipliers for irreducible trinomials. IEEE Trans. Comput. 55(5):520\u2013533","journal-title":"IEEE Trans. Comput."},{"issue":"5","key":"87_CR17","doi-asserted-by":"publisher","first-page":"935","DOI":"10.1109\/TCSI.2010.2089553","volume":"58","author":"JL Imana","year":"2011","unstructured":"Imana JL (2011) Low latency GF(2m) polynomial basis multiplier. IEEE Trans. on Circuits and Systems I: Regular Papers 58(5):935\u2013946","journal-title":"IEEE Trans. on Circuits and Systems I: Regular Papers"},{"issue":"2","key":"87_CR18","doi-asserted-by":"publisher","first-page":"725","DOI":"10.1109\/TVLSI.2016.2600568","volume":"25","author":"P Chen","year":"2017","unstructured":"Chen P, Nazeem Basha S, Mozaffari-Kermani M, Azarderakhsh R, Xie J (2017) FPGA realization of low register systolic all-one-polynomial multipliers over GF(2m) and their applications in trinomial multipliers. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 25(2):725\u2013734","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"issue":"7","key":"87_CR19","doi-asserted-by":"publisher","first-page":"1057","DOI":"10.1109\/TVLSI.2009.2020088","volume":"18","author":"G Zhou","year":"2010","unstructured":"Zhou G, Michalik H, Hinsenkamp L (2010) Complexity analysis and efficient implementations of bit parallel finite field multipliers based on Karatsuba-Ofman algorithm on FPGAs. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 18(7):1057\u20131066","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"issue":"2","key":"87_CR20","doi-asserted-by":"publisher","first-page":"91","DOI":"10.1007\/s13389-013-0066-2","volume":"4","author":"C Negre","year":"2014","unstructured":"Negre C (2014) Efficient binary polynomial multiplication based on optimized Karatsuba reconstruction. J. Cryptogr. Eng. 4(2):91\u2013106","journal-title":"J. Cryptogr. Eng."},{"issue":"1","key":"87_CR21","doi-asserted-by":"publisher","first-page":"18","DOI":"10.1049\/iet-cdt.2015.0020","volume":"10","author":"B Rashidi","year":"2016","unstructured":"Rashidi B, Sayedi SM, Rezaeian Farashahi R (2016) Efficient implementation of bit-parallel fault tolerant polynomial basis multiplication and squaring over GF(2m). IET Comput. Digit. Tech. 10(1):18\u201329","journal-title":"IET Comput. Digit. Tech."},{"key":"87_CR22","unstructured":"Okada S, Torii N, Itoh K, Takenaka M. Implementation of elliptic curve cryptographic coprocessor over GF(2m) on an FPGA, in Proceedings of the International Workshop on Cryptographic Hardware and Embedded Systems (CHES), Worcester, Lecture Notes in Computer Science, Vol. 1965, (Springer-Verlag), 2000, Worcester, MA, USA, pp. 25-40."},{"key":"87_CR23","doi-asserted-by":"crossref","unstructured":"Morales-Sandoval M, Diaz-Perez A. Area\/performance evaluation of digit-digit GF(2k) multipliers on FPGAs. in Proceedings of International Conference on Field Programmable Logic and Applications (FPL), 2013, pp. 1-6.","DOI":"10.1109\/FPL.2013.6645546"},{"key":"87_CR24","doi-asserted-by":"crossref","unstructured":"Yuan SM, Lee CY, Fan CC. Efficient digit-serial multiplier employing Karatsuba algorithm, in Proceedings of International Conference on Genetic and Evolutionary Computing, 2016, Yangon, Myanmar, pp. 221-231.","DOI":"10.1007\/978-3-319-23207-2_22"},{"key":"87_CR25","unstructured":"Hashemi Namin S, Wu H, Ahmadi M. Power efficiency of digit level polynomial basis finite field multipliers in GF(2283), in Proceedings of the 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, Seville, Spain, pp. 1-4."},{"issue":"2","key":"87_CR26","doi-asserted-by":"publisher","first-page":"441","DOI":"10.1109\/TVLSI.2016.2585980","volume":"25","author":"S Hashemi Namin","year":"2017","unstructured":"Hashemi Namin S, Wu H, Ahmadi M (2017) Low-power design for a digit-serial polynomial basis finite field multiplier using factoring technique. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 25(2):441\u2013449","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"issue":"2","key":"87_CR27","doi-asserted-by":"publisher","first-page":"86","DOI":"10.1049\/iet-cdt.2010.0021","volume":"5","author":"M Morales-Sandoval","year":"2011","unstructured":"Morales-Sandoval M, Feregrino-Uribe C, Kitsos P (2011) Bit-serial and digit-serial GF(2m) Montgomery multipliers using linear feedback shift registers. IET Comput. Digit. Tech. 5(2):86\u201394","journal-title":"IET Comput. Digit. Tech."},{"issue":"8","key":"87_CR28","doi-asserted-by":"publisher","first-page":"2044","DOI":"10.1109\/TCSI.2015.2437516","volume":"68","author":"CH Liu","year":"2015","unstructured":"Liu CH, Lee CY, Kumar Meher P (2015) Efficient digit-serial KA-based multiplier over binary extension fields using block recombination approach. IEEE Trans. on Circuits and Systems I: Regular Papers 68(8):2044\u20132051","journal-title":"IEEE Trans. on Circuits and Systems I: Regular Papers"},{"key":"87_CR29","doi-asserted-by":"publisher","first-page":"45","DOI":"10.1016\/j.micpro.2015.11.016","volume":"40","author":"F Gebali","year":"2016","unstructured":"Gebali F, Ibrahim A (2016) Low space-complexity and low power semi-systolic multiplier architectures over GF(2m) based on irreducible trinomial. Microprocess Microsyst 40:45\u201352","journal-title":"Microprocess Microsyst"},{"issue":"1","key":"87_CR30","first-page":"40","volume":"26","author":"CW Chiou","year":"2015","unstructured":"Chiou CW, Lee CY, Lin JM, Yeh YC, Chang HW, Lin LH (2015) Digit-serial systolic Karatsuba multiplier for special classes over GF(2m). J Comput 26(1):40\u201357","journal-title":"J Comput"},{"issue":"8","key":"87_CR31","doi-asserted-by":"publisher","first-page":"1316","DOI":"10.1109\/TCSI.2016.2568213","volume":"63","author":"CH Liu","year":"2016","unstructured":"Liu CH, Lee CY, Kumar Meher P (2016) Comment on \u201cSubquadratic Space-Complexity Digit-Serial Multipliers Over GF(2m) Using Generalized (a,b)-Way Karatsuba Algorithm\u201d. IEEE Trans. on Circuits and Systems I: Regular Papers 63(8):1316\u20131319","journal-title":"IEEE Trans. on Circuits and Systems I: Regular Papers"},{"issue":"2","key":"87_CR32","doi-asserted-by":"publisher","first-page":"735","DOI":"10.1109\/TVLSI.2016.2605183","volume":"25","author":"CY Lee","year":"2017","unstructured":"Lee CY, Kumar Meher P, Fan CC, Yuan SM (2017) Low-complexity digit-serial multiplier over GF(2m) based on efficient Toeplitz Block Toeplitz Matrix\u2013Vector product decomposition. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 25(2):735\u2013746","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"key":"87_CR33","doi-asserted-by":"publisher","first-page":"54","DOI":"10.1016\/j.compeleceng.2008.05.008","volume":"35","author":"M Morales-Sandoval","year":"2009","unstructured":"Morales-Sandoval M, Feregrino-Uribe C, Cumplido R, Algredo-Badillo I (2009) An area\/performance trade-off analysis of a GF(2m) multiplier architecture for elliptic curve cryptography. Comput Electr Eng 35:54\u201358","journal-title":"Comput Electr Eng"},{"issue":"1","key":"87_CR34","doi-asserted-by":"publisher","first-page":"1","DOI":"10.1109\/TVLSI.2016.2574620","volume":"25","author":"ZUA Khan","year":"2017","unstructured":"Khan ZUA, Benaissa M (2017) High-speed and low-latency ECC processor implementation over GF(2m) on FPGA. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 25(1):1\u201312","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"issue":"12","key":"87_CR35","doi-asserted-by":"publisher","first-page":"3195","DOI":"10.1109\/TCSI.2013.2264694","volume":"60","author":"JS Pan","year":"2013","unstructured":"Pan JS, Lee CY, Kumar Meher P (2013) Low-latency digit-serial and digit-parallel systolic multipliers for large binary extension fields. IEEE Trans. on Circuits and Systems I: Regular Papers 60(12):3195\u20133204","journal-title":"IEEE Trans. on Circuits and Systems I: Regular Papers"},{"issue":"4","key":"87_CR36","doi-asserted-by":"publisher","first-page":"476","DOI":"10.1109\/TVLSI.2004.842923","volume":"13","author":"CH Kim","year":"2005","unstructured":"Kim CH, Hong CP, Kwon S (2005) A digit-serial multiplier for finite field GF(2m). IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 13(4):476\u2013483","journal-title":"IEEE Trans. Very Large Scale Integr. (VLSI) Syst."},{"key":"87_CR37","doi-asserted-by":"crossref","unstructured":"Lee TY, Liu MJ, Fan CC, Tsai CC, Wu H. Low complexity digit-serial multiplier over GF(2m) using Karatsuba technology, in Proceedings of the Seventh International Conference on Complex, Intelligent, and Software Intensive Systems, 2013, Taichung, Taiwan, pp. 461-466.","DOI":"10.1109\/CISIS.2013.84"},{"key":"87_CR38","doi-asserted-by":"crossref","unstructured":"Kim CH, Kwon S, Hong CP. A fast digit-serial systolic multiplier for finite field GF(2m), in Proceedings of the Asia and South Pacific Design Automation Conference, 2005, Shanghai, China, pp. 1-4.","DOI":"10.1145\/1120725.1121040"},{"key":"87_CR39","doi-asserted-by":"publisher","first-page":"542","DOI":"10.1016\/j.compeleceng.2012.08.010","volume":"39","author":"M Morales-Sandoval","year":"2013","unstructured":"Morales-Sandoval M, Feregrino-Uribe C, Kitsos P, Cumplido P (2013) Area\/performance trade-off analysis of an FPGA digit-serial GF(2m) Montgomery multiplier based on LFSR. Comput Electr Eng 39:542\u2013549","journal-title":"Comput Electr Eng"},{"issue":"2","key":"87_CR40","doi-asserted-by":"publisher","first-page":"66","DOI":"10.1049\/iet-ifs.2015.0461","volume":"11","author":"B Rashidi","year":"2016","unstructured":"Rashidi B, Rezaeian Farashahi R, Sayedi SM (2016) High-performance and high-speed implementation of polynomial basis Itoh\u2013Tsujii inversion algorithm over GF(2m). IET Inf. Secur. 11(2):66\u201377","journal-title":"IET Inf. Secur."},{"key":"87_CR41","unstructured":"Jia-feng X, Jian-jun H, Wei-hua G (2012) Low latency systolic multipliers for finite field GF(2m) based on irreducible polynomials Central South University Press, Springer-Verlag Berlin Heidelberg, pp. 1283-1289."},{"key":"87_CR42","unstructured":"Fan, J., Verbauwhede, I. (2008) A digit-serial architecture for inversion and multiplication in GF(2m) IEEE Workshop on Signal Processing Systems, Washington, DC, pp. 7-12."},{"key":"87_CR43","unstructured":"Kim CH, Han SD, Hong CP (2001) Digit-serial systolic multiplier for finite field GF(2m) 14th Annual IEEE Int. Conf. of ASIC\/SOC, pp. 361-365."},{"issue":"10","key":"87_CR44","doi-asserted-by":"publisher","first-page":"1306","DOI":"10.1109\/TC.2006.165","volume":"55","author":"S Kumar","year":"2006","unstructured":"Kumar S, Wollinger T, Paar C (2006) Optimum digit serial GF(2m) multipliers for curve-based cryptography. IEEE Trans. Comput. 55(10):1306\u20131311","journal-title":"IEEE Trans. Comput."},{"issue":"6","key":"87_CR45","doi-asserted-by":"publisher","first-page":"301","DOI":"10.1049\/iet-ifs.2015.0336","volume":"11","author":"CW Chiou","year":"2017","unstructured":"Chiou CW, Lee CY, Lin JM, Yeh YC, Pan JS (2017) Low-latency digit-serial dual basis multiplier for lightweight cryptosystems. IET Inf Secur 11(6):301\u2013311","journal-title":"IET Inf Secur"},{"issue":"11","key":"87_CR46","doi-asserted-by":"publisher","first-page":"3115","DOI":"10.1109\/TCSI.2014.2335031","volume":"61","author":"CY Lee","year":"2014","unstructured":"Lee CY, Yang CS, Kumar Meher B, Kumar Meher P, Pan JS (2014) Low-complexity digit-serial and scalable SPB\/GPB multipliers over large binary extension fields using (b,2)-Way Karatsuba decomposition. IEEE Transactions on Circuits and Systems I 61(11):3115\u20133124","journal-title":"IEEE Transactions on Circuits and Systems I"},{"issue":"2","key":"87_CR47","doi-asserted-by":"publisher","first-page":"197","DOI":"10.1007\/s11265-011-0654-2","volume":"69","author":"CY Lee","year":"2012","unstructured":"Lee CY, Chiou CW (2012) Scalable Gaussian normal basis multipliers over GF(2m) using Hankel matrix-vector representation. J Signal Process Syst 69(2):197\u2013211","journal-title":"J Signal Process Syst"},{"key":"87_CR48","unstructured":"Rebeiro C, Roy SS, Mukhopadhyay D (2012) Pushing the limits of high-speed GF(2\u00a0m) elliptic curve scalar multiplication on FPGAs, in Proc. of 14th International Workshop Cryptographic Hardware and Embedded Systems (CHES), Leuven, Belgium, pp. 494-511."},{"key":"87_CR49","unstructured":"Roy BD, Mukhopadhyay D (2012) An efficient high speed implementation of flexible characteristic-2 multipliers on FPGAs, in Proc. of 16th International Symposium Progress in VLSI Design and Test, Shibpur, India, pp. 99-110."},{"key":"87_CR50","unstructured":"Grossschadl J (2001) A low-power bit-serial multiplier for finite fields GF(2m), in Proc. of 34th IEEE International Symposium on Circuits and Systems (ISCAS 2001), Sydney, NSW, Australia, pp. 37-40."},{"issue":"1","key":"87_CR51","doi-asserted-by":"publisher","first-page":"33","DOI":"10.1007\/s10440-006-9047-0","volume":"93","author":"SS Erdem","year":"2006","unstructured":"Erdem SS, Yanik T, Koc CK (2006) Polynomial basis multiplication over GF(2m). Acta Applicandae Mathematica 93(1):33\u201355","journal-title":"Acta Applicandae Mathematica"},{"issue":"2","key":"87_CR52","doi-asserted-by":"publisher","first-page":"103","DOI":"10.1049\/iet-cds.2015.0337","volume":"11","author":"B Rashidi","year":"2016","unstructured":"Rashidi B, Sayedi SM, Rezaeian Farashahi R (2016) Efficient and low-complexity hardware architecture of Gaussian normal basis multiplication over GF(2m) for elliptic curve cryptosystems. IET Circuits Devices Syst. 11(2):103\u2013112","journal-title":"IET Circuits Devices Syst."},{"issue":"4","key":"87_CR53","doi-asserted-by":"publisher","first-page":"744","DOI":"10.1109\/TC.2012.22","volume":"62","author":"R Azarderakhsh","year":"2013","unstructured":"Azarderakhsh R, Reyhani-Masoleh A (2013) Low-complexity multiplier architectures for single and hybrid-double multiplications in Gaussian normal bases. IEEE Trans. Comput. 62(4):744\u2013757","journal-title":"IEEE Trans. Comput."},{"issue":"1","key":"87_CR54","doi-asserted-by":"publisher","first-page":"34","DOI":"10.1109\/TC.2006.10","volume":"55","author":"A Reyhani-Masoleh","year":"2006","unstructured":"Reyhani-Masoleh A (2006) Efficient algorithms and architectures for field multiplication using Gaussian normal bases. IEEE Trans. Comput. 55(1):34\u201347","journal-title":"IEEE Trans. Comput."}],"container-title":["Journal of Hardware and Systems Security"],"original-title":[],"language":"en","link":[{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/s41635-019-00087-5.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/article\/10.1007\/s41635-019-00087-5\/fulltext.html","content-type":"text\/html","content-version":"vor","intended-application":"text-mining"},{"URL":"http:\/\/link.springer.com\/content\/pdf\/10.1007\/s41635-019-00087-5.pdf","content-type":"application\/pdf","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2021,1,1]],"date-time":"2021-01-01T00:44:27Z","timestamp":1609461867000},"score":1,"resource":{"primary":{"URL":"http:\/\/link.springer.com\/10.1007\/s41635-019-00087-5"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2020,1,2]]},"references-count":54,"journal-issue":{"issue":"2","published-print":{"date-parts":[[2020,6]]}},"alternative-id":["87"],"URL":"https:\/\/doi.org\/10.1007\/s41635-019-00087-5","relation":{},"ISSN":["2509-3428","2509-3436"],"issn-type":[{"type":"print","value":"2509-3428"},{"type":"electronic","value":"2509-3436"}],"subject":[],"published":{"date-parts":[[2020,1,2]]},"assertion":[{"value":"5 October 2018","order":1,"name":"received","label":"Received","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"31 October 2019","order":2,"name":"accepted","label":"Accepted","group":{"name":"ArticleHistory","label":"Article History"}},{"value":"2 January 2020","order":3,"name":"first_online","label":"First Online","group":{"name":"ArticleHistory","label":"Article History"}}]}}