{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2025,6,12]],"date-time":"2025-06-12T09:26:28Z","timestamp":1749720388060},"reference-count":32,"publisher":"Elsevier BV","issue":"1","license":[{"start":{"date-parts":[[2000,3,1]],"date-time":"2000-03-01T00:00:00Z","timestamp":951868800000},"content-version":"tdm","delay-in-days":0,"URL":"https:\/\/www.elsevier.com\/tdm\/userlicense\/1.0\/"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["Microprocessors and Microsystems"],"published-print":{"date-parts":[[2000,3]]},"DOI":"10.1016\/s0141-9331(99)00075-7","type":"journal-article","created":{"date-parts":[[2002,7,26]],"date-time":"2002-07-26T01:47:04Z","timestamp":1027648024000},"page":"23-42","source":"Crossref","is-referenced-by-count":9,"title":["PARNEU: general-purpose partial tree computer"],"prefix":"10.1016","volume":"24","author":[{"given":"P.","family":"Kolinummi","sequence":"first","affiliation":[]},{"given":"P.","family":"H\u00e4m\u00e4l\u00e4inen","sequence":"additional","affiliation":[]},{"given":"T.","family":"H\u00e4m\u00e4l\u00e4inen","sequence":"additional","affiliation":[]},{"given":"J.","family":"Saarinen","sequence":"additional","affiliation":[]}],"member":"78","reference":[{"key":"10.1016\/S0141-9331(99)00075-7_BIB1","unstructured":"ADSP-2106x SHARC User's Manual, 2nd ed., Analog Devices Inc., USA, July 1996."},{"key":"10.1016\/S0141-9331(99)00075-7_BIB2","series-title":"Parallel and Distributed Computation: Numerical Methods","author":"Bertsekas","year":"1989"},{"issue":"8","key":"10.1016\/S0141-9331(99)00075-7_BIB3","doi-asserted-by":"crossref","first-page":"847","DOI":"10.1109\/12.707586","article-title":"Competitive learning algorithms and neurocomputer architecture","volume":"47","author":"Card","year":"1998","journal-title":"IEEE Transactions on Computer"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB4","doi-asserted-by":"crossref","unstructured":"T. Cornu, P. Ienne, Performance of digital neurocomputers, Proceedings of the Fourth International Conference on Microelectronics for Neural Networks and Fuzzy Systems, Italy, September 1994, pp. 87\u201393.","DOI":"10.1109\/ICMNN.1994.593203"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB5","series-title":"Parallel Computer Architecture: A Hardware\/Software Approach","author":"Culler","year":"1999"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB6","series-title":"VLSI for Artificial Intelligence and Neural Networks","article-title":"A highly parallel digital architecture for neural network emulation","author":"Hammerstr\u00f6m","year":"1990"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB7","series-title":"Neural Networks: A Comprehensive Foundation","author":"Haykin","year":"1994"},{"issue":"8","key":"10.1016\/S0141-9331(99)00075-7_BIB8","doi-asserted-by":"crossref","first-page":"447","DOI":"10.1016\/0141-9331(96)82010-2","article-title":"A general purpose parallel computer for neural network computations","volume":"19","author":"H\u00e4m\u00e4l\u00e4inen","year":"1995","journal-title":"Microprocessors and Microsystems"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB9","series-title":"Digital Signal Processing Technology","first-page":"314","article-title":"Digital systems for neural networks","volume":"vol. CR57","author":"Ienne","year":"1995"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB10","unstructured":"L. Jaeckel, An alternative design for sparse distributed memory, Technical Report, Research Institute for Advanced Computer Science, NASA Ames Research Center, 1989."},{"key":"10.1016\/S0141-9331(99)00075-7_BIB11","series-title":"Sparse Distributed Memory","author":"Kanerva","year":"1988"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB12","series-title":"Associative Neural Memories\u2014Theory and Implementations","first-page":"51","article-title":"Sparse distributed memory and related models","author":"Kanerva","year":"1993"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB13","unstructured":"R. Karlsson, A fast activation mechanism for the Kanerva SDM memory, SICS Research Report R95:10, Swedish Institute of Computer Science, 1995."},{"key":"10.1016\/S0141-9331(99)00075-7_BIB14","series-title":"Self-organization and Associative Memory","author":"Kohonen","year":"1980"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB15","series-title":"The Self-organizing Maps","author":"Kohonen","year":"1995"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB16","doi-asserted-by":"crossref","first-page":"19","DOI":"10.1109\/101.583608","article-title":"Designing a digital neurocomputer","volume":"March","author":"Kolinummi","year":"1997","journal-title":"IEEE Circuits and Devices Magazine"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB17","doi-asserted-by":"crossref","unstructured":"P. Kolinummi, T. H\u00e4m\u00e4l\u00e4inen, H. Klapuri, K. Kaski, Mapping of multilayer perceptron networks to partial tree shape parallel neurocomputer, International Conference on Artificial Neural Networks (ICANN 96), Bochum, Germany, July 1996, pp. 359\u2013364.","DOI":"10.1007\/3-540-61510-5_63"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB18","doi-asserted-by":"crossref","unstructured":"P. Kolinummi, T. H\u00e4m\u00e4l\u00e4inen, K. Kaski, Mappings of SOM and LVQ on the partial tree shape neurocomputer, International Conference on Neural Networks (ICNN 97), vol. 2, Westin Galleria Hotel, Houston, TX, USA, June 9\u201312 1997, pp. 904\u2013909.","DOI":"10.1109\/ICNN.1997.616145"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB19","doi-asserted-by":"crossref","unstructured":"P. Kolinummi, T. H\u00e4m\u00e4l\u00e4inen, J. Saarinen, Sparse distributed memory mapping on partial tree shape neurocomputer, Eighth International Conference on Artificial Neural Networks (ICANN 98), Sk\u00f6vde, Sweden, September 1998, pp. 463\u2013468.","DOI":"10.1007\/978-1-4471-1599-1_69"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB20","doi-asserted-by":"crossref","first-page":"373","DOI":"10.1016\/S0141-9331(98)00090-8","article-title":"Field programmable gate array-based PCI interface for a coprocessor system","volume":"22","author":"Kuusilinna","year":"1999","journal-title":"Microprocessors and Microsystems"},{"issue":"3","key":"10.1016\/S0141-9331(99)00075-7_BIB21","doi-asserted-by":"crossref","first-page":"248","DOI":"10.1016\/0743-7315(92)90067-W","article-title":"The ring array processor: a multiprocessing peripheral for connectionist applications","volume":"14","author":"Morgan","year":"1992","journal-title":"Journal of Parallel and Distributed Computing"},{"issue":"1","key":"10.1016\/S0141-9331(99)00075-7_BIB22","doi-asserted-by":"crossref","first-page":"203","DOI":"10.1109\/72.363436","article-title":"Fast neural net simulation with a DSP processor array","volume":"6","author":"M\u00fcller","year":"1995","journal-title":"IEEE Transactions on Neural Networks"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB23","unstructured":"T. Nordstr\u00f6m, Highly parallel computers for artificial neural networks, PhD Thesis, Division of Computer Science and Engineering, Lule\u00e5 University of Technology, Sweden, 1995."},{"issue":"3","key":"10.1016\/S0141-9331(99)00075-7_BIB24","doi-asserted-by":"crossref","first-page":"260","DOI":"10.1016\/0743-7315(92)90068-X","article-title":"Designing and using massively parallel computers for artificial neural networks","volume":"14","author":"Nordstr\u00f6m","year":"1992","journal-title":"Journal of Parallel and Distributed Computing"},{"issue":"3","key":"10.1016\/S0141-9331(99)00075-7_BIB25","doi-asserted-by":"crossref","first-page":"306","DOI":"10.1016\/0743-7315(92)90070-4","article-title":"Neurocomputer that synthesizes neural algorithms on a parallel systolic engine","volume":"14","author":"Ramacher","year":"1992","journal-title":"Journal of Parallel and Distributed Computing"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB26","doi-asserted-by":"crossref","first-page":"386","DOI":"10.1037\/h0042519","article-title":"The perceptron: a probabilistic model for information storage and organization in the brain","volume":"65","author":"Rosenblatt","year":"1958","journal-title":"Psychical Review"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB27","series-title":"Learning internal representations by error propagation","volume":"vol. 1","author":"Rummelhart","year":"1986"},{"issue":"1","key":"10.1016\/S0141-9331(99)00075-7_BIB28","first-page":"145","article-title":"Parallel networks that learn to pronounce English text","volume":"1","author":"Sejnowski","year":"1987","journal-title":"Complex Systems"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB29","doi-asserted-by":"crossref","unstructured":"G. Sj\u00f6din, Getting more information out of SDM, International Conference on Artificial Neural Networks (ICANN 96), Bochum, Germany, July 1996, pp. 477\u2013482.","DOI":"10.1007\/3-540-61510-5_82"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB30","doi-asserted-by":"crossref","unstructured":"J.G. Solheim, G. Myklebust, RENNS\u2014a reconfigurable computer system for artificial neural networks, Proceedings of the First International Conference on Algorithms and Applications of Parallel Processing, ICA3PP 95, Brisbane, Australia, 1995.","DOI":"10.1109\/ICAPP.1995.472186"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB31","series-title":"Parallel Architectures for Artificial Neural Networks: Paradigms and Implementation","year":"1998"},{"key":"10.1016\/S0141-9331(99)00075-7_BIB32","unstructured":"The Programmable Logic Data Book, Xilinx Inc., USA, 1996."}],"container-title":["Microprocessors and Microsystems"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/api.elsevier.com\/content\/article\/PII:S0141933199000757?httpAccept=text\/xml","content-type":"text\/xml","content-version":"vor","intended-application":"text-mining"},{"URL":"https:\/\/api.elsevier.com\/content\/article\/PII:S0141933199000757?httpAccept=text\/plain","content-type":"text\/plain","content-version":"vor","intended-application":"text-mining"}],"deposited":{"date-parts":[[2019,4,15]],"date-time":"2019-04-15T10:28:52Z","timestamp":1555324132000},"score":1,"resource":{"primary":{"URL":"https:\/\/linkinghub.elsevier.com\/retrieve\/pii\/S0141933199000757"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2000,3]]},"references-count":32,"journal-issue":{"issue":"1","published-print":{"date-parts":[[2000,3]]}},"alternative-id":["S0141933199000757"],"URL":"https:\/\/doi.org\/10.1016\/s0141-9331(99)00075-7","relation":{},"ISSN":["0141-9331"],"issn-type":[{"value":"0141-9331","type":"print"}],"subject":[],"published":{"date-parts":[[2000,3]]}}}