{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2026,3,28]],"date-time":"2026-03-28T17:46:16Z","timestamp":1774719976819,"version":"3.50.1"},"reference-count":5,"publisher":"IEEE","license":[{"start":{"date-parts":[[2020,2,1]],"date-time":"2020-02-01T00:00:00Z","timestamp":1580515200000},"content-version":"vor","delay-in-days":0,"URL":"https:\/\/ieeexplore.ieee.org\/Xplorehelp\/downloads\/license-information\/IEEE.html"},{"start":{"date-parts":[[2020,2,1]],"date-time":"2020-02-01T00:00:00Z","timestamp":1580515200000},"content-version":"stm-asf","delay-in-days":0,"URL":"https:\/\/doi.org\/10.15223\/policy-029"},{"start":{"date-parts":[[2020,2,1]],"date-time":"2020-02-01T00:00:00Z","timestamp":1580515200000},"content-version":"stm-asf","delay-in-days":0,"URL":"https:\/\/doi.org\/10.15223\/policy-037"}],"content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":[],"published-print":{"date-parts":[[2020,2]]},"DOI":"10.1109\/isscc19947.2020.9062949","type":"proceedings-article","created":{"date-parts":[[2020,4,14]],"date-time":"2020-04-14T06:26:02Z","timestamp":1586845562000},"page":"240-242","source":"Crossref","is-referenced-by-count":153,"title":["15.2 A 28nm 64Kb Inference-Training Two-Way Transpose Multibit 6T SRAM Compute-in-Memory Macro for AI Edge Chips"],"prefix":"10.1109","author":[{"given":"Jian-Wei","family":"Su","sequence":"first","affiliation":[]},{"given":"Xin","family":"Si","sequence":"additional","affiliation":[]},{"given":"Yen-Chi","family":"Chou","sequence":"additional","affiliation":[]},{"given":"Ting-Wei","family":"Chang","sequence":"additional","affiliation":[]},{"given":"Wei-Hsing","family":"Huang","sequence":"additional","affiliation":[]},{"given":"Yung-Ning","family":"Tu","sequence":"additional","affiliation":[]},{"given":"Ruhui","family":"Liu","sequence":"additional","affiliation":[]},{"given":"Pei-Jung","family":"Lu","sequence":"additional","affiliation":[]},{"given":"Ta-Wei","family":"Liu","sequence":"additional","affiliation":[]},{"given":"Jing-Hong","family":"Wang","sequence":"additional","affiliation":[]},{"given":"Zhixiao","family":"Zhang","sequence":"additional","affiliation":[]},{"given":"Hongwu","family":"Jiang","sequence":"additional","affiliation":[]},{"given":"Shanshi","family":"Huang","sequence":"additional","affiliation":[]},{"given":"Chung-Chuan","family":"Lo","sequence":"additional","affiliation":[]},{"given":"Ren-Shuo","family":"Liu","sequence":"additional","affiliation":[]},{"given":"Chih-Cheng","family":"Hsieh","sequence":"additional","affiliation":[]},{"given":"Kea-Tiong","family":"Tang","sequence":"additional","affiliation":[]},{"given":"Shyh-Shyuan","family":"Sheu","sequence":"additional","affiliation":[]},{"given":"Sih-Han","family":"Li","sequence":"additional","affiliation":[]},{"given":"Heng-Yuan","family":"Lee","sequence":"additional","affiliation":[]},{"given":"Shih-Chieh","family":"Chang","sequence":"additional","affiliation":[]},{"given":"Shimeng","family":"Yu","sequence":"additional","affiliation":[]},{"given":"Meng-Fan","family":"Chang","sequence":"additional","affiliation":[]}],"member":"263","reference":[{"key":"ref4","first-page":"496","article-title":"A 65nm 4Kb Algorithm-Dependent Computing-in-Memory SRAM Unit-Macro with 2.3ns and 55.8 TOPS\/W Fully Parallel Product-Sum Operation for Binary DNN Edge Processors","author":"khwa","year":"2018","journal-title":"ISSCC"},{"key":"ref3","doi-asserted-by":"publisher","DOI":"10.1109\/ISSCC.2018.8310397"},{"key":"ref5","first-page":"490","article-title":"A 42pJ\/Decision 3.12TOPS\/W Robust In-Memory Machine Learning Classifier with On-Chip Training","author":"gonugondla","year":"2018","journal-title":"ISSCC"},{"key":"ref2","first-page":"394","article-title":"Sandwich-RAM: An Energy-Efficient In-Memory BWN Architecture with Pulse-Width Modulation","author":"yang","year":"2019","journal-title":"ISSCC"},{"key":"ref1","first-page":"396","article-title":"A Twin-8T SRAM Computation-In-Memory Macro for Multiple-bit CNN-Based Machine Learnina","author":"si","year":"2019","journal-title":"ISSCC"}],"event":{"name":"2020 IEEE International Solid- State Circuits Conference - (ISSCC)","location":"San Francisco, CA, USA","start":{"date-parts":[[2020,2,16]]},"end":{"date-parts":[[2020,2,20]]}},"container-title":["2020 IEEE International Solid- State Circuits Conference - (ISSCC)"],"original-title":[],"link":[{"URL":"http:\/\/xplorestaging.ieee.org\/ielx7\/9046640\/9062887\/09062949.pdf?arnumber=9062949","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2022,6,28]],"date-time":"2022-06-28T21:53:24Z","timestamp":1656453204000},"score":1,"resource":{"primary":{"URL":"https:\/\/ieeexplore.ieee.org\/document\/9062949\/"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2020,2]]},"references-count":5,"URL":"https:\/\/doi.org\/10.1109\/isscc19947.2020.9062949","relation":{},"subject":[],"published":{"date-parts":[[2020,2]]}}}