{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,3]],"date-time":"2022-04-03T11:59:57Z","timestamp":1648987197588},"reference-count":5,"publisher":"World Scientific Pub Co Pte Lt","issue":"02","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["Parallel Process. Lett."],"published-print":{"date-parts":[[2003,6]]},"abstract":"<jats:p> Achieving high performance in active networks is one of the most challenging task. In this paper, we propose an architecture for the design of next generation gigabit active routers . This original architecture allows service deployment of 4 levels: inside network cards, in kernel space, in user space and on distributed computing resources. We deploy and validate this architecture within the Tamanoir execution environment. First experiments on gigabit network platforms are described. <\/jats:p>","DOI":"10.1142\/s0129626403001215","type":"journal-article","created":{"date-parts":[[2003,9,18]],"date-time":"2003-09-18T05:56:41Z","timestamp":1063864601000},"page":"149-167","source":"Crossref","is-referenced-by-count":11,"title":["TOWARDS THE DESIGN OF A HIGH PERFORMANCE ACTIVE NODE"],"prefix":"10.1142","volume":"13","author":[{"given":"JEAN-PATRICK","family":"GELAS","sequence":"first","affiliation":[{"name":"INRIA RESO\/LIP, Ecole Normale Sup\u00e9rieure de Lyon, 46, all\u00e9e d'Italie 69364 LYON Cedex 07, France"}]},{"given":"SAAD","family":"EL HADRI","sequence":"additional","affiliation":[{"name":"INRIA RESO\/LIP, Ecole Normale Sup\u00e9rieure de Lyon, 46, all\u00e9e d'Italie 69364 LYON Cedex 07, France"}]},{"given":"LAURENT","family":"LEF\u00c8VRE","sequence":"additional","affiliation":[{"name":"INRIA RESO\/LIP, Ecole Normale Sup\u00e9rieure de Lyon, 46, all\u00e9e d'Italie 69364 LYON Cedex 07, France"}]}],"member":"219","published-online":{"date-parts":[[2011,11,21]]},"reference":[{"key":"rf3","doi-asserted-by":"publisher","DOI":"10.1109\/40.342015"},{"key":"rf4","volume":"13","author":"Decasper D.","journal-title":"IEEE Network"},{"key":"rf5","doi-asserted-by":"publisher","DOI":"10.1109\/49.669053"},{"key":"rf18","doi-asserted-by":"publisher","DOI":"10.1145\/231699.231701"},{"key":"rf21","doi-asserted-by":"publisher","DOI":"10.1109\/49.917702"}],"container-title":["Parallel Processing Letters"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0129626403001215","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T09:28:31Z","timestamp":1565170111000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0129626403001215"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2003,6]]},"references-count":5,"journal-issue":{"issue":"02","published-online":{"date-parts":[[2011,11,21]]},"published-print":{"date-parts":[[2003,6]]}},"alternative-id":["10.1142\/S0129626403001215"],"URL":"https:\/\/doi.org\/10.1142\/s0129626403001215","relation":{},"ISSN":["0129-6264","1793-642X"],"issn-type":[{"value":"0129-6264","type":"print"},{"value":"1793-642X","type":"electronic"}],"subject":[],"published":{"date-parts":[[2003,6]]}}}