{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2024,8,22]],"date-time":"2024-08-22T17:29:16Z","timestamp":1724347756635},"reference-count":1,"publisher":"World Scientific Pub Co Pte Lt","issue":"04","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[2008,8]]},"abstract":"<jats:p> Based on a recent market study of an important number of I<jats:sup>2<\/jats:sup>C devices, all fully compliant with the Philips I<jats:sup>2<\/jats:sup>C-bus specification, version 2.1, release January 2000, this paper introduces a detailed I<jats:sup>2<\/jats:sup>C-slave VLSI-architecture that incorporates all necessary features required by modern ASIC\/SoC applications, except high speed mode. The design is a general purpose solution offering viable ways to controlling I<jats:sup>2<\/jats:sup>C-bus and highly flexible to suit any particular needs. <\/jats:p><jats:p> The purpose of this paper is to provide a full description of an up-to-date I<jats:sup>2<\/jats:sup>C-slave FPGA implementation. All related issues, starting from the elaboration of initial specifications, till the final verifications and synthesis, are comprehensively discussed and justified. This includes all issues from basic architectural operations to final software drivers and application. <\/jats:p><jats:p> The whole design code, either for synthesis or verification, is implemented in Verilog 2001 (IEEE 1365). The synthesis design code is technology independent and was simulated at both RTL and gate level with timing back annotation using ModelSim SE 5.8e and synthesized using both Leonardo Spectrum V2001_1d.45 and Xilinx's XST 6.1i. <\/jats:p>","DOI":"10.1142\/s021812660800454x","type":"journal-article","created":{"date-parts":[[2009,1,22]],"date-time":"2009-01-22T09:55:20Z","timestamp":1232618120000},"page":"611-626","source":"Crossref","is-referenced-by-count":6,"title":["UNIVERSAL LOW\/MEDIUM SPEED I<sup>2<\/sup>C-SLAVE TRANSCEIVER: A DETAILED FPGA IMPLEMENTATION"],"prefix":"10.1142","volume":"17","author":[{"given":"A. K.","family":"OUDJIDA","sequence":"first","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]},{"given":"A.","family":"LIACHA","sequence":"additional","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]},{"given":"D.","family":"BENAMROUCHE","sequence":"additional","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]},{"given":"M.","family":"GOUDJIL","sequence":"additional","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]},{"given":"R.","family":"TIAR","sequence":"additional","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]},{"given":"A.","family":"OUCHABANE","sequence":"additional","affiliation":[{"name":"Microelectronics Department, Centre de D\u00e9veloppement des Technologies Avanc\u00e9es \u2014 CDTA \u2014 Cit\u00e9 du 20 a\u00f4ut 1956, BP. 17, Baba Hassen, Algiers 16303, Algeria"}]}],"member":"219","published-online":{"date-parts":[[2011,11,21]]},"reference":[{"issue":"1","key":"p_1","first-page":"6502","volume":"2","author":"Semiconductors Philips","year":"2000","journal-title":"Version"}],"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S021812660800454X","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T03:54:13Z","timestamp":1565150053000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S021812660800454X"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2008,8]]},"references-count":1,"journal-issue":{"issue":"04","published-online":{"date-parts":[[2011,11,21]]},"published-print":{"date-parts":[[2008,8]]}},"alternative-id":["10.1142\/S021812660800454X"],"URL":"https:\/\/doi.org\/10.1142\/s021812660800454x","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[2008,8]]}}}