{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,3]],"date-time":"2022-04-03T12:14:07Z","timestamp":1648988047532},"reference-count":19,"publisher":"World Scientific Pub Co Pte Lt","issue":"01","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[2015,1]]},"abstract":"<jats:p> In this paper, a high speed residue to binary converter for three moduli set {2<jats:sup>n<\/jats:sup> - 1, 2<jats:sup>n<\/jats:sup> + 1, 2<jats:sup>n<\/jats:sup>} is presented in this paper, which uses two-part RNS and is based on mixed radix conversion (MRC). By using two-part RNS, the number of modulus in each part decreases; therefore the complexity of reverse converter is reduced. Also, the architecture of the proposed converter is based on subtractors and Multiplexers which are suitable for VLSI implementation. Reducing the number of modulus and simplifying the structure of the proposed converter lead to improvement of the latest presented converter in terms of area and delay. In order to obtain an accurate comparison, the proposed converter and the fastest designs were implemented on Xilinx 12.1 FPGA simulator, area and delay of each converter was measured for various word widths up to 64-bit. As the results indicated the novel proposed method has better Area and conversion time comparing to the previous designs. <\/jats:p>","DOI":"10.1142\/s0218126615500164","type":"journal-article","created":{"date-parts":[[2014,11,11]],"date-time":"2014-11-11T02:03:39Z","timestamp":1415671419000},"page":"1550016","source":"Crossref","is-referenced-by-count":3,"title":["Efficient RNS Converter via Two-Part RNS"],"prefix":"10.1142","volume":"24","author":[{"given":"Shiva","family":"TaghipourEivazi","sequence":"first","affiliation":[{"name":"Department of Computer Engineering, Tehran Science and Research Branch, Islamic Azad University, Tehran, Iran"}]},{"given":"Mehdi","family":"Hosseinzadeh","sequence":"additional","affiliation":[{"name":"Department of Computer Engineering, Tehran Science and Research Branch, Islamic Azad University, Tehran, Iran"}]},{"given":"Ahmad","family":"HabibizadNovin","sequence":"additional","affiliation":[{"name":"Department of Computer Engineering, Islamic Azad University, Tabriz Branch, Tabriz, Iran"}]}],"member":"219","published-online":{"date-parts":[[2014,11,10]]},"reference":[{"key":"rf1","first-page":"235","volume":"50","author":"Wang W.","year":"2003","journal-title":"IEEE Trans. Comput."},{"key":"rf2","doi-asserted-by":"publisher","DOI":"10.1109\/TE.2010.2048329"},{"key":"rf3","doi-asserted-by":"publisher","DOI":"10.1587\/elex.8.897"},{"key":"rf4","volume-title":"Computer Arithmetic: Algorithms and Hardware Design","author":"Parhami B.","year":"2000"},{"key":"rf5","doi-asserted-by":"publisher","DOI":"10.1109\/12.565587"},{"key":"rf6","doi-asserted-by":"publisher","DOI":"10.1109\/T-C.1973.223711"},{"key":"rf8","doi-asserted-by":"publisher","DOI":"10.1109\/TC.2004.2"},{"key":"rf9","doi-asserted-by":"publisher","DOI":"10.1109\/TCSII.2003.821524"},{"key":"rf12","doi-asserted-by":"publisher","DOI":"10.1109\/TCSI.2007.895515"},{"key":"rf16","doi-asserted-by":"publisher","DOI":"10.1109\/TCS.1977.1084321"},{"key":"rf17","doi-asserted-by":"publisher","DOI":"10.1109\/TCS.1978.1084495"},{"key":"rf19","doi-asserted-by":"publisher","DOI":"10.1109\/TC.2003.1197124"},{"key":"rf20","doi-asserted-by":"publisher","DOI":"10.1109\/82.826745"},{"key":"rf21","doi-asserted-by":"publisher","DOI":"10.1587\/transinf.E92.D.1628"},{"key":"rf23","doi-asserted-by":"publisher","DOI":"10.1109\/82.471401"},{"key":"rf24","doi-asserted-by":"publisher","DOI":"10.1109\/82.661651"},{"key":"rf25","first-page":"1772","volume":"50","author":"Wang Y.","year":"2002","journal-title":"IEEE Trans. Comput."},{"key":"rf26","doi-asserted-by":"publisher","DOI":"10.1109\/TC.2008.126"},{"key":"rf28","first-page":"91","volume":"2","author":"Jameii S. M.","year":"2011","journal-title":"J. Adv. Comput. Res."}],"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126615500164","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,6]],"date-time":"2019-08-06T20:17:03Z","timestamp":1565122623000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126615500164"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2014,11,10]]},"references-count":19,"journal-issue":{"issue":"01","published-online":{"date-parts":[[2014,11,10]]},"published-print":{"date-parts":[[2015,1]]}},"alternative-id":["10.1142\/S0218126615500164"],"URL":"https:\/\/doi.org\/10.1142\/s0218126615500164","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[2014,11,10]]}}}