{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,1]],"date-time":"2022-04-01T09:32:11Z","timestamp":1648805531384},"reference-count":26,"publisher":"World Scientific Pub Co Pte Lt","issue":"08","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[2016,8]]},"abstract":"<jats:p> This paper presented a low-power Direct Digital Frequency Synthesizer (DDFS) using non-uniform sine-weighted digital-to-analog convertor (DAC). To avoid the need for a sharp filter to generate signals near and beyond the Nyquist frequency, parallel DACs, which cause to speed relaxation in a single DAC as well, and return-to-zero (RZ) technique were used. To reduce the area and power in parallel DACs, non-uniform sine-weighted DAC design method was proposed. This technique causes to reduce power consumption in DACs up to 48.47%, and nearly the same amount of reduction in the area. Meanwhile, by modifying weights of DAC cells, Gilbert cell, the latter block in DDFS structure, was omitted. Although these proposed methods are quite frequency independent, simulations with MATLAB and Cadence in 0.18[Formula: see text][Formula: see text]m CMOS technology were used to demonstrate those. Then, the designed DDFS with 5-bit frequency resolution could generate different output sine signals with acceptable spurious free dynamic range (SFDR). <\/jats:p>","DOI":"10.1142\/s0218126616500857","type":"journal-article","created":{"date-parts":[[2016,4,28]],"date-time":"2016-04-28T05:54:09Z","timestamp":1461822849000},"page":"1650085","source":"Crossref","is-referenced-by-count":1,"title":["Design of a High-Frequency Very Low-Power Direct Digital Frequency Synthesizer"],"prefix":"10.1142","volume":"25","author":[{"given":"Mojtaba","family":"Hasannezhad","sequence":"first","affiliation":[{"name":"Electrical and Computer Engineering, Tarbiat Modares University, Tehran, Iran"}]},{"given":"Abumoslem","family":"Jannesari","sequence":"additional","affiliation":[{"name":"Electrical and Computer Engineering, Tarbiat Modares University, Tehran, Iran"}]},{"given":"Mojtaba","family":"Lotfizad","sequence":"additional","affiliation":[{"name":"Electrical and Computer Engineering, Tarbiat Modares University, Tehran, Iran"}]}],"member":"219","published-online":{"date-parts":[[2016,5,17]]},"reference":[{"key":"S0218126616500857BIB001","volume-title":"A Technical Tutorial on Digital Signal Synthesis","author":"Analog Devices","year":"1999"},{"key":"S0218126616500857BIB002","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2009.2037542"},{"key":"S0218126616500857BIB003","doi-asserted-by":"publisher","DOI":"10.1049\/el.2010.1154"},{"key":"S0218126616500857BIB004","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2004.829968"},{"key":"S0218126616500857BIB005","doi-asserted-by":"publisher","DOI":"10.1109\/TCSII.2009.2015365"},{"key":"S0218126616500857BIB006","doi-asserted-by":"publisher","DOI":"10.1109\/TCSI.2011.2123730"},{"key":"S0218126616500857BIB007","volume-title":"Non-uniform Quasi-linear Interpolation for Direct Digital Frequency Synthesizers","author":"Nunziato E. A.","year":"2012"},{"key":"S0218126616500857BIB008","doi-asserted-by":"publisher","DOI":"10.1109\/TCSII.2011.2172526"},{"key":"S0218126616500857BIB009","volume-title":"Design of a Rom-Less Direct Digital Frequency Synthesizer in 65 nm CMOS Technology","author":"Mehr G. Ebrahimi","year":"2013"},{"key":"S0218126616500857BIB010","doi-asserted-by":"publisher","DOI":"10.1109\/58.585137"},{"key":"S0218126616500857BIB011","volume-title":"ROM-less Direct Digital Frequency Synthesis using the 3rd-order Parabolic Approximation","author":"Mehrmohammadi M.","year":"2004"},{"key":"S0218126616500857BIB013","unstructured":"C. Meenakarn and   Thanachayanont,  Vol. 1,  International Symposium on Circuits and Systems,  Vol. 621 (2003), pp. I-625\u2013I-628."},{"key":"S0218126616500857BIB014","doi-asserted-by":"publisher","DOI":"10.1109\/TCE.2009.5174388"},{"key":"S0218126616500857BIB015","doi-asserted-by":"publisher","DOI":"10.1109\/TCE.2010.5505951"},{"key":"S0218126616500857BIB018","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2006.881552"},{"key":"S0218126616500857BIB020","volume-title":"Principles of Data Conversion System Design","volume":"126","author":"Razavi B.","year":"1995"},{"key":"S0218126616500857BIB021","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.1989.572629"},{"key":"S0218126616500857BIB022","doi-asserted-by":"publisher","DOI":"10.1049\/el.2012.1342"},{"key":"S0218126616500857BIB023","volume-title":"Integrated Circuit Design for High-speed Frequency Synthesis","author":"Rogers J. W.","year":"2006"},{"key":"S0218126616500857BIB024","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2009.2032624"},{"key":"S0218126616500857BIB025","doi-asserted-by":"publisher","DOI":"10.1109\/4.735535"},{"key":"S0218126616500857BIB026","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2007.900279"},{"key":"S0218126616500857BIB027","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2011.2145290"},{"key":"S0218126616500857BIB031","doi-asserted-by":"publisher","DOI":"10.1109\/TCSI.2008.920981"},{"key":"S0218126616500857BIB032","doi-asserted-by":"publisher","DOI":"10.1109\/LMWC.2007.911994"},{"key":"S0218126616500857BIB033","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.2008.922739"}],"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126616500857","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T01:16:51Z","timestamp":1565140611000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126616500857"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2016,5,17]]},"references-count":26,"journal-issue":{"issue":"08","published-online":{"date-parts":[[2016,5,17]]},"published-print":{"date-parts":[[2016,8]]}},"alternative-id":["10.1142\/S0218126616500857"],"URL":"https:\/\/doi.org\/10.1142\/s0218126616500857","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[2016,5,17]]}}}