{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,3]],"date-time":"2022-04-03T03:52:40Z","timestamp":1648957960244},"reference-count":0,"publisher":"World Scientific Pub Co Pte Lt","issue":"04","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[1991,12]]},"abstract":"<jats:p> Actual implementations of systolic arrays are currently thought of as being large, complex and expensive. However, by taking advantage of commercially available multiplier\/accumulator chips, a systolic array can be assembled as a low-cost, compact board-level system. We describe one such practical design which uses the NCR45CM16 CMOS multiplier\/accumulator together with a specially-designed controller\/router chip which handles the intracell and intercell communications functions. A demonstration four-cell linear systolic array has been constructed and tested using a PC\/XT host computer. An assembler program, which also runs on the host, translates an assembler code representation of a systolic algorithm into object code. The object code is then transferred from the host to the systolic array for execution. Sample matrix computations demonstrate that the systolic array is functioning properly. <\/jats:p>","DOI":"10.1142\/s0218126691000161","type":"journal-article","created":{"date-parts":[[2004,11,25]],"date-time":"2004-11-25T12:12:21Z","timestamp":1101384741000},"page":"443-449","source":"Crossref","is-referenced-by-count":0,"title":["DESIGN AND IMPLEMENTATION OF A LOW-COST SYSTOLIC ARRAY SYSTEM"],"prefix":"10.1142","volume":"01","author":[{"given":"DAVID M.","family":"ANDERSON","sequence":"first","affiliation":[{"name":"Department of Electrical Engineering, University of Minnesota, 200 Union St. SE, Minneapolis, MN 55455, USA"}]},{"given":"GERALD E.","family":"SOBELMAN","sequence":"additional","affiliation":[{"name":"Department of Electrical Engineering, University of Minnesota, 200 Union St. SE, Minneapolis, MN 55455, USA"}]},{"given":"ROSS A.W.","family":"SMITH","sequence":"additional","affiliation":[{"name":"Department of Electrical Engineering and Computer Science, University of Illinois at Chicago, P O Box 4348, Chicago, IL 60680, USA"}]}],"member":"219","published-online":{"date-parts":[[2012,1,25]]},"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126691000161","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T14:33:27Z","timestamp":1565188407000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126691000161"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[1991,12]]},"references-count":0,"journal-issue":{"issue":"04","published-online":{"date-parts":[[2012,1,25]]},"published-print":{"date-parts":[[1991,12]]}},"alternative-id":["10.1142\/S0218126691000161"],"URL":"https:\/\/doi.org\/10.1142\/s0218126691000161","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[1991,12]]}}}