{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,3]],"date-time":"2022-04-03T05:16:25Z","timestamp":1648962985381},"reference-count":0,"publisher":"World Scientific Pub Co Pte Lt","issue":"05n06","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[1998,10]]},"abstract":"<jats:p> A design of arrays of CMOS analog Dendro-dendritic Artificial Neural Network (DANN) chips with on-chip digital learning is described. The building blocks, namely, the neuron unit and the adaptive synapse, are employed to construct several architectures. One design comprises a reconfigurable fully-connected array chip integrating 50-neurons. A second array chip design integrates (9\u00d79=81) neuron units and 825 locally-connected reconfigurable weights. In all cases, a connection is realized as a single (nonlinear) transistor with adaptive digital circuitry. The chip is designed and fabricated in 6.8 mm\u00d7 4.6 mm chip size using 2 \u03bcm CMOS technology. As an example of an application of the fabricated dendro-dendritic neural chips, real-time experiments are described in which the chips are used as a parallel digital coprocessor to demonstrate their applicability as pattern associators. These experiments entail learning an arbitrary binary image in about 10 ns with guaranteed learning capability. The stored image can subsequently be retrieved by images distorted by binary-noise in the order of 100 ns. The power dissipation of these chips in steady state is less than 5 mW using 0\/5 V power supply. <\/jats:p>","DOI":"10.1142\/s0218126698000365","type":"journal-article","created":{"date-parts":[[2003,5,27]],"date-time":"2003-05-27T05:25:48Z","timestamp":1054013148000},"page":"571-587","source":"Crossref","is-referenced-by-count":0,"title":["ANALOG DENDRO-DENDRITIC ARRAYS WITH DIGITAL ON-CHIP LEARNING"],"prefix":"10.1142","volume":"08","author":[{"given":"F. M.","family":"SALAM","sequence":"first","affiliation":[{"name":"Circuits, Systems &amp; Artificial Neural Networks Laboratory, Department of Electrical and Computer Engineering, Michigan State University, East Lansing, MI 48824, USA"}]},{"given":"Y.","family":"WANG","sequence":"additional","affiliation":[{"name":"Circuits, Systems &amp; Artificial Neural Networks Laboratory, Department of Electrical and Computer Engineering, Michigan State University, East Lansing, MI 48824, USA"}]},{"given":"G.","family":"ERTEN","sequence":"additional","affiliation":[{"name":"IC Tech, Inc., 4295, Okemos Road, Suite 100, Okemos, Michigan 48864, USA"}]}],"member":"219","published-online":{"date-parts":[[2011,11,21]]},"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126698000365","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,6]],"date-time":"2019-08-06T23:47:00Z","timestamp":1565135220000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126698000365"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[1998,10]]},"references-count":0,"journal-issue":{"issue":"05n06","published-online":{"date-parts":[[2011,11,21]]},"published-print":{"date-parts":[[1998,10]]}},"alternative-id":["10.1142\/S0218126698000365"],"URL":"https:\/\/doi.org\/10.1142\/s0218126698000365","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[1998,10]]}}}