{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,4,4]],"date-time":"2022-04-04T14:13:36Z","timestamp":1649081616308},"reference-count":11,"publisher":"World Scientific Pub Co Pte Lt","issue":"03n04","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[1999,6]]},"abstract":"<jats:p> The design of low power CMOS clock drivers using a charge recycling technique is introduced in this paper. Considering a clock signal and its complement, the half of the charge stored in the load capacitances is reused in every clock edge. The proposed circuit exploits the inherent input-output delay of the driver for the generation of all necessary control signals, using fully digital logic and conventional technology. Extensive simulations of the circuit have been performed and the influence of various design parameters on its response has been studied. Compared to traditional taper buffers, power savings over 45% are obtained for the output load transitions whereas the total power reduction decreases by 10% to 35% due to control overhead. Moreover, no speed degradation is observed but almost a duplication of the silicon area is required. <\/jats:p>","DOI":"10.1142\/s0218126699000153","type":"journal-article","created":{"date-parts":[[2003,1,22]],"date-time":"2003-01-22T12:24:14Z","timestamp":1043238254000},"page":"169-180","source":"Crossref","is-referenced-by-count":0,"title":["A CHARGE RECYCLING TECHNIQUE FOR THE DESIGN OF LOW POWER CMOS  CLOCK DRIVERS"],"prefix":"10.1142","volume":"09","author":[{"given":"S.","family":"NIKOLAIDIS","sequence":"first","affiliation":[{"name":"Electronics &amp; Computers Division,  Dept. of Physics, Aristotle Univ. of Thessaloniki, 54006  Thessaloniki, Greece"}]},{"given":"E. D.","family":"KYRIAKIS-BITZAROS","sequence":"additional","affiliation":[{"name":"Institute of Microelectronics, NCSR  \"Demokritos\", 15310 Agia Paraskevi, Greece"}]}],"member":"219","published-online":{"date-parts":[[2011,11,21]]},"reference":[{"key":"p_2","first-page":"355","author":"Khoo K. Y.","year":"1994","journal-title":"Proc. Int. Symp. Circuits Syst"},{"key":"p_3","first-page":"300","author":"Huang H. Y.","year":"1996","journal-title":"Proc. Int. Symp. Circuits Syst"},{"key":"p_4","doi-asserted-by":"publisher","DOI":"10.1109\/LPE.1994.573203"},{"key":"p_5","doi-asserted-by":"publisher","DOI":"10.1109\/4.375963"},{"key":"p_6","doi-asserted-by":"publisher","DOI":"10.1109\/4.375962"},{"key":"p_8","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.1986.1052622"},{"key":"p_9","doi-asserted-by":"publisher","DOI":"10.1109\/4.293118"},{"key":"p_10","doi-asserted-by":"publisher","DOI":"10.1109\/4.535410"},{"key":"p_11","doi-asserted-by":"publisher","DOI":"10.1109\/4.499727"},{"key":"p_12","doi-asserted-by":"publisher","DOI":"10.1109\/5.371967"},{"key":"p_13","doi-asserted-by":"publisher","DOI":"10.1109\/JSSC.1984.1052168"}],"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126699000153","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,7]],"date-time":"2019-08-07T03:44:59Z","timestamp":1565149499000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126699000153"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[1999,6]]},"references-count":11,"journal-issue":{"issue":"03n04","published-online":{"date-parts":[[2011,11,21]]},"published-print":{"date-parts":[[1999,6]]}},"alternative-id":["10.1142\/S0218126699000153"],"URL":"https:\/\/doi.org\/10.1142\/s0218126699000153","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[1999,6]]}}}